A diode includes a plurality of fins defined in a semiconductor substrate. An anode region is defined by a doped region in a first surface portion of each of the plurality of fins and in a second surface portion of the semiconductor substrate disposed between adjacent fins in the plurality of fins. The doped region includes a first dopant having a first conductivity type and is contiguous between the adjacent fins. A cathode region is defined by an inner portion of each of the plurality of fins positioned below and contacting the first surface portion and a third portion of the semiconductor substrate positioned below and contacting the second surface portion. The cathode region is contiguous and the dopants in the cathode region and anode region have opposite conductivity types. A junction is defined between the anode region and the cathode region. A first contact interfaces with the anode region.
|
1. A diode, comprising:
a plurality of fins defined in a semiconductor substrate;
an anode region defined by a doped region in a first surface portion of each of the plurality of fins and in a second surface portion of said semiconductor substrate disposed between adjacent fins in said plurality of fins, wherein said doped region comprises a first dopant having a first conductivity type and said doped region is contiguous between said adjacent fins;
a cathode region defined by an inner portion of each of said plurality of fins positioned below and contacting said first surface portion and a third portion of said semiconductor substrate positioned below and contacting said second surface portion, wherein said cathode region is contiguous, said cathode region comprises a material having a second dopant having a second conductivity type opposite said first conductivity type, and a junction is defined between said anode region and said cathode region; and
a first contact interfacing with said anode region.
6. A device, comprising:
a first plurality of fins having a first width positioned in a first region of a semiconductor substrate;
a transistor defined in said first region;
a second plurality of fins having a second width greater than said first width positioned in a second region of said semiconductor substrate; and
a diode defined in said second region, said diode comprising:
an anode region defined by a doped region in a first surface portion of each of said second plurality of fins and in a second surface portion of said semiconductor substrate disposed between adjacent fins in said second plurality of fins, wherein said doped region comprises a first dopant having a first conductivity type and said doped region is contiguous between said adjacent fins;
a cathode region defined by an inner portion of each of said second plurality of fins positioned below and contacting said first surface portion and a third portion of said semiconductor substrate positioned below and contacting said second surface portion, wherein said cathode region is contiguous, said cathode region comprises a material having a second dopant having a second conductivity type opposite said first conductivity type, and a junction is defined between said anode region and said cathode region; and
a first contact interfacing with said anode region.
2. The diode of
3. The diode of
5. The diode of
7. The device of
8. The device of
10. The device of
|
The present disclosure generally relates to the fabrication of semiconductor devices, and, more particularly, to a fin diode with increased junction area and methods for making same.
In modern integrated circuits, such as microprocessors, storage devices and the like, a very large number of circuit elements, especially transistors, are provided and operated on a restricted chip area. Diodes are another common device found in many integrated circuits.
In integrated circuits fabricated using metal-oxide-semiconductor (MOS) technology, field effect transistors (FETs) (both NMOS and PMOS transistors) are provided that are typically operated in a switching mode. That is, these transistor devices exhibit a highly conductive state (on-state) and a high impedance state (off-state). FETs may take a variety of forms and configurations. For example, among other configurations, FETs may be either so-called planar FET devices or three-dimensional (3D) devices, such as finFET devices.
To improve the operating speed of FETs, and to increase the density of FETs on an integrated circuit device, device designers have greatly reduced the physical size of FETs over the years. More specifically, the channel length of FETs has been significantly decreased, which has resulted in improving the switching speed of FETs. A so-called finFET device has a three-dimensional (3D) structure.
A fin topology also provides the potential of increased density for diode devices. However, as fin sizes decrease, the dopant implantation process can damage the tip portions of the fin, resulting in increased defects and reduced junction area. The aspect ratio of the fins also makes it difficult to implant dopants on the lower portions of the fin, which also reduces the junction area.
The present disclosure is directed to various methods and resulting devices that may avoid, or at least reduce, the effects of one or more of the problems identified above.
The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
One illustrative semiconductor diode includes, among other things, a plurality of fins defined in a semiconductor substrate. An anode region is defined by a doped region in a first surface portion of each of the plurality of fins and in a second surface portion of the semiconductor substrate disposed between adjacent fins in the plurality of fins. The doped region includes a first dopant having a first conductivity type and the doped region is contiguous between the adjacent fins. A cathode region is defined by an inner portion of each of the plurality of fins positioned below and contacting the first surface portion and a third portion of the semiconductor substrate positioned below and contacting the second surface portion. The cathode region is contiguous and comprises a material having a second dopant having a second conductivity type opposite the first conductivity type. A junction is defined between the anode region and the cathode region. A first contact interfaces with the anode region.
An illustrative device includes, among other things, a first plurality of fins having a first width positioned in a first region of a semiconductor substrate. A transistor is defined in the first region. A second plurality of fins has a second width greater than the first width and is positioned in a second region of the semiconductor substrate. A diode is defined in the second region. The diode includes an anode region defined by a doped region in a first surface portion of each of the second plurality of fins and in a second surface portion of the semiconductor substrate disposed between adjacent fins in the second plurality of fins. The doped region includes a first dopant having a first conductivity type and the doped region is contiguous between the adjacent fins. A cathode region is defined by an inner portion of each of the second plurality of fins positioned below and contacting the first surface portion and a third portion of the semiconductor substrate positioned below and contacting the second surface portion. The cathode region is contiguous. The cathode region includes a material having a second dopant having a second conductivity type opposite the first conductivity type. A junction is defined between the anode region and the cathode region. A first contact interfaces with the anode region.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached FIGURES. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
The present disclosure generally relates to various methods of forming a fin diode device with increased junction area. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc. With reference to the attached FIGURES, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
As illustrated in
The processes to form the contact structures 190, 195 may be integrated with the processes for forming gate electrodes or contacts in the transistor region 110. For example, if the processes are part of the gate electrode process, a gate insulation layer (not shown) (e.g., silicon dioxide, hafnium oxide or a high-k material) may be formed in both regions 110 and 115, and the gate insulation layer may be selectively removed in the diode region 115 prior to forming the conductive material.
Although line type contact structures 190, 195 are illustrated, in some embodiments, via or plug type contacts may be used.
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Note that the use of terms, such as “first,” “second,” “third” or “fourth” to describe various processes or structures in this specification and in the attached claims is only used as a shorthand reference to such steps/structures and does not necessarily imply that such steps/structures are performed/formed in that ordered sequence. Of course, depending upon the exact claim language, an ordered sequence of such processes may or may not be required. Accordingly, the protection sought herein is as set forth in the claims below.
Singh, Jagar, Punchihewa, Kasun Anupama
Patent | Priority | Assignee | Title |
10541270, | Jun 03 2016 | STMicroelectronics (Rousset) SAS | Method for fabricating an array of diodes, in particular for a non-volatile memory, and corresponding device |
Patent | Priority | Assignee | Title |
8682116, | Aug 08 2007 | Infineon Technologies AG | Integrated circuit including non-planar structure and waveguide |
9318621, | Mar 08 2013 | Taiwan Semiconductor Manufacturing Company, Ltd | Rotated STI diode on FinFET technology |
9318622, | Jun 23 2015 | International Business Machines Corporation | Fin-type PIN diode array |
9704966, | Jul 25 2016 | GLOBALFOUNDRIES U S INC | Fin-based RF diodes |
9960248, | Jul 25 2016 | GLOBALFOUNDRIES U S INC | Fin-based RF diodes |
20080185691, | |||
20090085163, | |||
20090280582, | |||
20100117043, | |||
20130285208, | |||
20140077331, | |||
20140124863, | |||
20140131831, | |||
20160133469, | |||
20180026113, | |||
20180053758, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 26 2016 | PUNCHIHEWA, KASUN ANUPAMA | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043403 | /0125 | |
Apr 26 2016 | SINGH, JAGAR | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043403 | /0125 | |
Aug 25 2017 | GLOBALFOUNDRIES Inc. | (assignment on the face of the patent) | / | |||
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Feb 09 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 21 2021 | 4 years fee payment window open |
Feb 21 2022 | 6 months grace period start (w surcharge) |
Aug 21 2022 | patent expiry (for year 4) |
Aug 21 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 21 2025 | 8 years fee payment window open |
Feb 21 2026 | 6 months grace period start (w surcharge) |
Aug 21 2026 | patent expiry (for year 8) |
Aug 21 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 21 2029 | 12 years fee payment window open |
Feb 21 2030 | 6 months grace period start (w surcharge) |
Aug 21 2030 | patent expiry (for year 12) |
Aug 21 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |