Methods of forming a VFET SRAM or logic device having a sub-fin level metal routing layer connected to a gate of one transistor pair and to the bottom S/D of another transistor pair and resulting device are provided. Embodiments include pairs of fins formed on a substrate; a bottom S/D layer patterned on the substrate around the fins; conformal liner layers formed over the substrate; a ILD formed over a liner layer; a metal routing layer formed between the pairs of fins on the liner layer between the first pair and on the bottom S/D layer between at least the second pair, an upper surface formed below the active fin portion; a gaa formed on the dielectric spacer around each fin of the first pair; and a bottom S/D contact xc or a dedicated xc formed on the metal routing layer adjacent to the gaa or through the gaa, respectively.
|
13. A device comprising:
a source/drain (S/D) layer over a substrate;
a metal routing layer over a portion of the S/D layer;
a first fin stack and a second fin stack over respective portions of the S/D layer, each fin stack on an opposite side of the metal routing layer;
a silicon boron carbon nitride (sibcn) layer or a silicon nitride (SiN) layer over the S/D layer and the metal routing layer;
a gate all around (gaa) over the metal routing layer, a portion of the sibcn layer or the SiN layer, and around each fin stack;
a second sibcn layer or a second SiN layer around each fin stack and over a portion of the gaa; and
a silicon nitride (SiN) cap over each fin stack and the sibcn layer or the SiN layer.
1. A method comprising:
forming a source/drain (S/D) layer over a substrate;
forming a blanket dielectric layer over the S/D layer;
forming a metal routing layer over the blanket dielectric layer;
patterning the metal routing layer;
forming a replacement metal gate (rmg) stack over the S/D layer and the metal routing layer;
forming a replacement fin trench through the rmg stack down to the S/D layer;
forming a replacement fin stack in the replacement fin trench;
forming a silicon nitride (SiN) cap over the replacement fin wider than the replacement fin;
removing a portion of the rmg stack on each side of the SiN cap; and
forming a gate all around (gaa) on a remaining portion of the rmg stack and around the replacement fin.
20. A method comprising:
forming a n+/p+ doped source/drain (S/D) layer to a thickness of 5 nanometer (nm) to 50 nm over a substrate;
forming a blanket dielectric layer over the S/D layer;
etching the blanket dielectric layer down to the S/D layer in designed contact areas;
forming a metal routing layer over the blanket dielectric layer and the S/D layer;
patterning the metal routing layer to a width of 3 nm to 50 nm;
forming a replacement metal gate (rmg) stack over the S/D layer and the metal routing layer;
forming a replacement fin trench through the rmg stack down to the S/D layer;
forming a replacement fin stack in the replacement fin trench;
forming a silicon nitride (SiN) cap over the replacement fin wider than the replacement fin;
removing a portion of the rmg stack on each side of the SiN cap;
forming a gate all around (gaa) on a remaining portion of the rmg stack and around the replacement fin; and
forming a trench silicide adjacent to the gaa on the metal routing layer or a dedicated cross-couple (xc) contact through the gaa down to the metal routing layer to connect the gaa and the metal routing layer.
2. The method according to
3. The method according to
4. The method according to
5. The method according to
forming a first silicon boron carbon nitride (sibcn), silicon oxycarbide (SiOC), silicon oxycarbonitride (SiOCN), or silicon carbide (SiC) layer over the S/D layer and the metal routing layer;
forming a first oxide layer over the first sibcn, SiOC, SiOCN, or SiC layer;
forming a second sibcn, SiOC, SiOCN, or SiC layer over the first oxide layer; and
forming a second oxide layer over the second sibcn, SiOC, SiOCN, or SiC layer.
6. The method according to
etching the rmg stack down to the first sibcn, SiOC, SiOCN, or SiC layer on each side of the SiN cap and a portion of the second sibcn, SiOC, SiOCN, or SiC layer remaining under the SiN cap.
7. The method according to
forming a first SiN layer over the S/D layer and the metal routing layer;
planarizing the first SiN layer down to the metal routing layer;
forming a second SiN layer over the first SiN layer and the metal routing layer;
forming an oxide layer over the second SiN layer; and
forming a third SiN layer over the oxide layer.
8. The method according to
etching the rmg stack down to the second SiN layer on each side of the SiN cap, a portion of the third SiN layer remaining under the SiN cap.
9. The method according to
forming a second S/D layer on the S/D layer in the replacement fin trench;
forming an active fin layer on the second S/D layer; and
forming a third S/D layer on the active fin layer.
10. The method according to
forming an active fin layer on the S/D layer in the replacement fin trench; and
forming a second S/D layer on the active fin layer.
11. The method according to
12. The method according to
14. The device according to
the second sibcn around each fin stack.
15. The device according to
the second SiN layer around each fin stack.
16. The device according to
a dielectric layer over non-contact areas of the S/D layer and under portions of the metal routing layer.
17. The device according to
18. The device according to
a trench silicide adjacent to the gaa on the metal routing layer to connect the gaa and the metal routing layer.
19. The device according to
a dedicated cross-couple (xc) contact through the gaa down to the metal routing layer to connect the gaa and the metal routing layer.
|
This application is a divisional of U.S. patent application Ser. No. 15/360,537 filed on Nov. 23, 2016, entitled “METAL LAYER ROUTING LEVEL FOR VERTICAL FET SRAM AND LOGIC CELL SCALING,” which is incorporated herein by reference in its entirety.
The present disclosure relates to forming static random-access memory (SRAM) arrays. The present disclosure is particularly applicable to vertical field-effect transistors (VFETs).
Cell scaling is of critical importance to continued improvement of complementary metal-oxide-semiconductor (CMOS) technology. Whilst classical transistor scaling has historically provided a key driver via contacted gate (poly) pitch (CPP) and metal layer (MX) pitch reduction, at aggressively scaled geometries, basic layout restrictions begin to fundamentally limit cell scaling. Such scaling is particularly challenging for SRAMs, even with the implementation of new device geometries. In particular, gate-all-around (GAA) architectures promise further CPP scaling; however using conventional constructs, SRAM scaling is impeded by ground rules requirements. One specific implementation of the GAA architecture is the VFET, where the current flows through a vertically-oriented channel; since this is a tremendous change in the fundamental device, new layout concepts are also required for standard cell designs. One known VFET SRAM design is shown in
A need therefore exists for methodology enabling formation of an interconnect to implement a xc connection that enables scaling of the bitcell area without increasing the n-p space and the resulting device.
An aspect of the present disclosure is a VFET SRAM or logic cell layout having a sub-fin level metal routing layer connected to a gate of one transistor pair and to the bottom S/D region of another transistor pair.
Another aspect of the present disclosure is a method of forming a sub-fin level metal routing layer connected to a gate of one transistor pair and to the bottom S/D region of another transistor pair of a VFET SRAM or logic cell device.
Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
According to the present disclosure, some technical effects may be achieved in part by a device including: first and second pairs of fins formed on a substrate each fin having an active top and an inactive bottom portion, fins of each pair laterally separated in a first direction, and the pairs laterally separated from each other in a second direction perpendicular to the first; a bottom S/D layer patterned on the substrate around the fins; conformal first and second liner layers sequentially formed over the substrate; a first interlayer dielectric (ILD) formed over the conformal second liner layer; a metal routing layer formed in the second direction between the pairs of fins on the conformal second liner layer between the first pair and on the bottom S/D layer between at least the second pair, an upper surface formed below the active top portion; a first dielectric spacer formed over the first ILD; a GAA formed on the first dielectric spacer around each fin of the first pair; a second dielectric spacer formed over the GAA and first dielectric spacer; a bottom S/D contact xc or a dedicated xc formed on the metal routing layer adjacent to the GAA or through the GAA, respectively; and a second ILD formed over the substrate.
Aspects of the device include the fins of the first pair forming part of a PD and a first PU transistor, respectively, and the fins of the second pair forming part of a PG and a second PU transistor, respectively. Other aspects include a liner and oxide layer being formed between the metal routing layer and the first dielectric layer. Further aspects include the GAA being formed with a portion overlapping a portion of the metal routing layer. Another aspect includes top S/D contacts being formed on each fin.
Another aspect of the present disclosure is a method including: forming first and second pairs of fins on a substrate, each fin having an active channel portion and an inactive bottom portion including part of an access region, fins of each pair laterally separated in a first direction, and the pairs laterally separated in a second direction perpendicular to the first; patterning a bottom S/D layer on the substrate around the fins; forming conformal first and second liner layers sequentially over the substrate; forming a first ILD over the substrate coplanar with the conformal second liner layer; forming a trench in the ILD between each pair and between the pairs in the second direction; forming a metal routing layer along the trench, an upper surface formed below the top active portion; forming an oxide layer over the metal routing layer, an upper surface below a lower surface of the active top portion; forming a first dielectric spacer over the substrate; forming a GAA on the first dielectric spacer around each of the first pair of fins; forming a second dielectric spacer over the GAA and first dielectric spacer; and forming a second ILD layer over the substrate.
Aspects of the present disclosure include forming the first and second pairs of fins by: forming a hard mask over the substrate; etching the hard mask and substrate, revealing the active top portion; forming a bilayer sidewall spacer on sidewalls of the hard mask and active top portion; recessing the substrate 40 nanometer (nm) to 100 nm, revealing the inactive bottom portion; recessing laterally a portion of the inactive bottom portion; and stripping the bilayer sidewall spacer subsequent to forming a bottom S/D layer in the inactive portion of the fin. Other aspects include forming the bottom S/D layer along sidewalls of the inactive bottom portion. Further aspects include forming the first and second pairs of fins and the bottom S/D layer by: forming the bottom S/D layer over the substrate; forming an active fin layer over the bottom S/D layer; forming a hard mask over the active fin layer; patterning the hard mask; etching the active fin layer down to the bottom S/D layer on each side of the patterned hard mask, revealing the active top portion; and recessing the bottom S/D layer around the active fin layer, revealing the inactive bottom portion. Additional aspects include forming the trench by: etching the first ILD down to the conformal second liner layer between fins of the first pair of fins; and etching the first ILD and conformal first and second liner layers down to the bottom S/D layer at least between fins of the second pair of fins. Another aspect includes prior to forming the oxide layer: recessing the metal routing layer until the upper surface is below the top active portion; forming a conformal third liner layer on sidewalls of the trench and on the metal routing layer; filling the trench with an oxide; recessing the oxide, ILD, and conformal third liner layer down to the upper surface of the inactive bottom portion; and stripping the conformal first and second liner layers from the active top portion. Other aspects include forming a trench adjacent to the GAA through the second ILD, second dielectric spacer, first dielectric spacer, oxide layer, and SiN liner down to the metal routing layer; and forming a trench silicide in the trench, the trench silicide connecting the metal routing layer and GAA. Further aspects include forming the GAA partially overlapping the metal routing layer. Additional aspects include forming a conformal third liner layer on sidewalls of the trench and on the metal routing layer; filling the trench with an oxide; recessing the oxide, ILD, and conformal third liner layer down to the upper surface of the inactive bottom portion; and stripping the conformal oxide and SiN layers from the active top portion, prior to forming the oxide layer; and forming an opening through the second ILD, second dielectric layer, GAA, first dielectric spacer, oxide layer, and the conformal third liner layer down to the metal routing layer; filling the opening with a metal layer; recessing the metal layer down to an upper surface of the GAA; forming a third dielectric spacer layer on the GAA in the opening of the second dielectric layer; and forming a second oxide layer in the opening coplanar with the second ILD.
A further aspect of the present disclosure is a method including: forming a S/D layer over a substrate; forming a blanket dielectric layer over the S/D layer; forming a metal routing layer over the blanket dielectric layer; patterning the metal routing layer; forming a replacement metal gate (RMG) stack over the S/D and metal routing layers; forming a replacement fin trench through the RMG stack down to the S/D layer; forming a replacement fin stack in the replacement fin trench; forming a SiN cap over the replacement fin wider than the replacement fin; removing a portion of the RMG stack on each side of the SiN cap; and forming a GAA on a remaining portion of the RMG stack and around the replacement fin.
Aspects of the present disclosure include forming the RMG stack by: forming a first silicon boron carbon nitride (SiBCN), a silicon oxycarbide (SiOC), silicon oxycarbonitride (SiOCN), or silicon carbide (SiC) layer over the S/D and metal routing layers; forming a first oxide layer over the first SiBCN, SiOC, SiOCN, or SiC layer; forming a second SiBCN, SiOC, SiOCN, or SiC layer over the first oxide layer; and forming a second oxide layer over the second SiBCN, SiOC, SiOCN, or SiC layer. Other aspects include removing the portion of the RMG stack by: etching the RMG stack down to the first SiBCN, SiOC, SiOCN, or SiC layer on each side of the SiN cap and a portion of the second SiBCN, SiOC, SiOCN, or SiC layer remaining under the SiN cap. Further aspects include forming the RMG stack by: forming a first SiN layer over the S/D and metal routing layers; planarizing the first SiN layer down to the metal routing layer; forming a second SiN layer over the first SiN layer; forming an oxide layer over the second SiN layer; and forming a third SiN layer over the oxide layer. Additional aspects include removing the portion of the RMG stack by: etching the RMG stack down to the second SiN layer on each side of the SiN cap, a portion of the third SiN layer remaining under the SiN cap. Another aspect includes forming the replacement fin stack by: forming a second S/D layer on the S/D layer in the replacement fin trench; forming an active fin layer on the second S/D layer; and forming a third S/D layer on the active fin layer.
Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
The present disclosure addresses and solves the current problem of space constraints and impediments to satisfying ground rules requirements attendant upon SRAM scaling.
Methodology and the resulting device in accordance with embodiments of the present disclosure include first and second pairs of fins formed on a substrate each fin having an active top and an inactive bottom portion, fins of each pair laterally separated in a first direction, and the pairs laterally separated from each other in a second direction perpendicular to the first. A bottom S/D layer is patterned on the substrate around the fins and conformal first and second liner layers are sequentially formed over the substrate. A first ILD is formed over the conformal second liner layer and a metal routing layer is formed in the second direction between the pairs of fins on the conformal second liner layer between the first pair and on the bottom S/D layer between at least the second pair, an upper surface being formed below the active top portion. A first dielectric spacer is formed over the first ILD. A GAA is formed on the first dielectric spacer around each fin of the first pair and a second dielectric spacer is formed over the GAA and first dielectric spacer. A bottom S/D contact xc or a dedicated xc is formed on the metal routing layer adjacent to the GAA or through the GAA, respectively, and a second ILD is formed over the substrate.
Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
Adverting to
An inter-layer dielectric ILD 901 is then deposited over the substrate 303 and planarized, e.g., by chemical mechanical polishing (CMP), down to the SiN liner layer 803, as depicted in
Adverting to
A conformal SiN liner 1501 is then formed, e.g., to a thickness of 2 nm to 10 nm, on the sidewalls of the trench 1001 and on the recessed metal routing layer 1201′, as depicted in
Adverting to
Next, a trench silicide 2001 is formed in the trench 1807 connecting the metal routing layer 1201′ and the GAA 1801, as depicted in
Adverting to
Adverting to
Next, a FEOL ILD RMG stack 3103 is formed over the metal routing layer 3101 and the dielectric layer. The RMG stack 3103 includes a SiBCN layer 3105, an oxide layer 3107, a SiBCN layer 3109, and an oxide layer 3111. Alternatively, the SiBCN layer 3105 may be formed, e.g., of SiOC, SiOCN, SiC, or the like. Adverting to
Adverting to
Alternatively, a FEOL ILD RMG stack may be formed by forming a SiN layer (not shown for illustrative convenience) over the metal routing layer 3101 and the dielectric layer; planarizing the SiN layer down to the metal routing layer 3101; forming a second SiN layer (not shown for illustrative convenience) over the first SiN layer; forming an oxide layer (not show for illustrative convenience) over the second SiN layer; and forming a third SiN layer (not shown for illustrative convenience) over the oxide layer. Thereafter, a portion of the alternatively formed RMG stack is removed by etching the RMG stack down to the second SiN layer on each side of the SiN cap, a portion of the third SiN layer remaining under the SiN cap.
The embodiments of the present disclosure can achieve several technical effects including reducing the space constraints on xc contact, through the use of a bottom S/D contact interconnect, and enabling increased CPP scaling, through the use of a dedicated xc layer. Embodiments of the present disclosure enjoy utility in various industrial applications as, for example, microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure therefore has industrial applicability in any IC devices with VFETs or logic cells.
In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.
Bentley, Steven, Paul, Bipul C.
Patent | Priority | Assignee | Title |
11133412, | Nov 05 2018 | Samsung Electronics Co., Ltd. | Integrated circuit devices including vertical field-effect transistors (VFETs) |
11282752, | Feb 05 2020 | Samsung Electronics Co., Ltd. | Method of forming vertical field-effect transistor devices having gate liner |
11322602, | Oct 11 2019 | Samsung Electronics Co., Ltd. | Vertical field-effect transistor (VFET) devices and methods of forming the same |
11349001, | Oct 10 2019 | International Business Machines Corporation | Replacement gate cross-couple for static random-access memory scaling |
11915982, | Feb 05 2020 | Samsung Electronics Co., Ltd. | Method of forming vertical field-effect transistor devices having gate liner |
ER7989, |
Patent | Priority | Assignee | Title |
9312388, | May 01 2014 | GLOBALFOUNDRIES U S INC | Methods of forming epitaxial semiconductor material in trenches located above the source and drain regions of a semiconductor device |
9385088, | Oct 12 2009 | Monolithic 3D Inc | 3D semiconductor device and structure |
20160190065, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 09 2016 | BENTLEY, STEVEN | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043892 | /0984 | |
Nov 16 2016 | PAUL, BIPUL C | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043892 | /0984 | |
Oct 17 2017 | GLOBALFOUNDRIES Inc. | (assignment on the face of the patent) | / | |||
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Oct 17 2017 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Feb 09 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 21 2021 | 4 years fee payment window open |
Feb 21 2022 | 6 months grace period start (w surcharge) |
Aug 21 2022 | patent expiry (for year 4) |
Aug 21 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 21 2025 | 8 years fee payment window open |
Feb 21 2026 | 6 months grace period start (w surcharge) |
Aug 21 2026 | patent expiry (for year 8) |
Aug 21 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 21 2029 | 12 years fee payment window open |
Feb 21 2030 | 6 months grace period start (w surcharge) |
Aug 21 2030 | patent expiry (for year 12) |
Aug 21 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |