A non-volatile memory is erasable by page and equipped with a row redundancy mechanism. In the case of the detection of a defective row of the memory plane, the storing of the address of the row in a non-volatile register is carried out and a redundant row having a new address is assigned. In the case of an attempt to write to the defective row, a write to the redundant row is carried out. When writing to the redundant row, the new content of the redundant row is loaded into a volatile memory and, following an operation for writing to any other row of the memory plane, a re-loading of the new content of the redundant row into the volatile memory.

Patent
   10083753
Priority
Apr 28 2016
Filed
Dec 14 2017
Issued
Sep 25 2018
Expiry
Apr 28 2036

TERM.DISCL.
Assg.orig
Entity
Large
0
22
currently ok
1. A memory device comprising:
a memory plane comprising a memory sub-plane and a redundant memory sub-plane, the redundant memory sub-plane comprising n redundant rows, wherein n is an integer number greater than zero;
a controller comprising a first control block, a second control block, and a third control block;
a read amplifier having a first input coupled to the memory plane;
a first multiplexer having a first input coupled to an output of the read amplifier, a second input configured to receive data to be written, and a control input coupled to an output of the first control block;
a memory block having a first input coupled to an output of the first multiplexer
a second multiplexer having a first input coupled to the output of the read amplifier, a second input coupled to an output of the memory block, and a control input coupled to a first output of the third control block;
an address register configured to store an address of a row to be written in the memory sub-plane;
a row decoder coupled to the address register;
a column decoder having a first input coupled to the address register and a second input coupled to the memory block, wherein read access to the memory block is faster than read access to the memory plane.
15. A method of operating a memory device, the method comprising:
detecting a defective row of a memory sub-plane of a memory plane;
storing an address of the defective row into a second register coupled to a second input of a first logic gate, the first logic gate having a first input coupled to an address register and an output coupled to a second input of an AND gate, the AND gate having a first input coupled to a first register, wherein
the first register comprises n bits,
n is an integer number greater than zero,
each bit of the n bits corresponds to a respective redundant row of n redundant rows of a redundant memory sub-plane of the memory plane, and
each of the n bits of the first register indicates whether the respective redundant row is enabled or disabled;
assigning a first redundant row of the redundant memory sub-plane to the defective row;
receiving an instruction to write a first data to the defective row;
loading the first data from the first redundant row into a volatile memory block having a first input coupled to an output of a first multiplexer and an output coupled to a second input of a second multiplexer, the first multiplexer having a first input coupled to an output of a read amplifier, and a second input that receives data to be written, the second multiplexer having a first input coupled to the output of the read amplifier, the read amplifier having a first input coupled to the memory plane;
following a write operation to any other row of the memory sub-plane, re-loading the first data from the first redundant row into the volatile memory block.
19. A memory device comprising:
a non-volatile memory plane comprising a memory sub-plane and a redundant memory sub-plane, the redundant memory sub-plane comprising n redundant rows, wherein n is an integer number greater than zero;
a read amplifier having a first input coupled to the non-volatile memory plane;
a first multiplexer having a first input coupled to an output of the read amplifier, a second input configured to receive data to be written;
a volatile memory block having a first input coupled to an output of the first multiplexer
a second multiplexer having a first input coupled to the output of the read amplifier, and a second input coupled to an output of the volatile memory block;
an address register configured to store an address of a row to be written in the memory sub-plane;
a row decoder coupled to the address register;
a column decoder having a first input coupled to the address register and a second input coupled to the volatile memory block;
a first register comprising n bits, wherein each bit of the n bits corresponds to a respective redundant row of the n redundant rows;
a second register configured to store addresses of defective rows of the memory sub-plane; and
a controller configured to:
detect a defective row of the memory sub-plane;
store an address of the defective row into the second register;
assign a first redundant row of the redundant memory sub-plane to the defective row;
receive an instruction to write a first data to the defective row;
load the first data from the first redundant row into the volatile memory block;
following a write operation to any other row of the memory sub-plane, re-load the first data from the first redundant row into the volatile memory block.
2. The memory device of claim 1, wherein the first control block comprises an AND gate having an output coupled to the output of the first control block, a first register coupled to a first input of the AND gate, a first logic gate having a first input coupled to the address register and an output coupled to a second input of the AND gate, and a second register coupled to a second input of the first logic gate, wherein the first register comprises n bits, wherein each bit of the n bits corresponds to a respective redundant row of the n redundant rows, wherein
each of the n bits of the first register is configured to indicate whether the respective redundant row is enabled or disabled,
the second register is configured to store addresses of defective rows of the memory sub-plane, and
the first logic gate is configured to compare content of the address register with content of the second register and generate an output based on the comparison.
3. The memory device of claim 2, wherein the controller is configured to:
detect a defective row of the memory sub-plane;
store an address of the defective row into the second register;
assign a first redundant row of the redundant memory sub-plane to the defective row;
receive an instruction to write a first data to the defective row;
load the first data from the first redundant row into the memory block;
following a write operation to any other row of the memory sub-plane, re-load the first data from the first redundant row into the memory block.
4. The memory device of claim 3, wherein the controller is configured to, following each write operation to any other row of the memory sub-plane, re-load the first data from the first redundant row into the memory block.
5. The memory device of claim 2, wherein the first and second registers are non-volatile registers.
6. The memory device of claim 2, wherein the first logic gate comprises an XNOR gate.
7. The memory device of claim 1, wherein the memory block is a volatile memory block, and the memory plane is a non-volatile memory plane.
8. The memory device of claim 1, wherein the memory block is of the random-access memory (RAM) type.
9. The memory device of claim 1, wherein the second control block comprises an input coupled to the output of the first control block, the second control block configured to control the row decoder to carry out a decoding on the memory sub-plane or the redundant memory sub-plane based on the output of the first control block.
10. The memory device of claim 1, wherein the third control block further comprises an input coupled to the output of the first control block, and a second output coupled to the read amplifier, wherein the third control block is configured to control the second multiplexer to deliver content of a row of the memory sub-plane or content of a row of the redundant memory sub-plane based on the output of the first control block.
11. The memory device of claim 1, wherein the controller is configured, upon reception of a first read command, to control the read amplifier to read content of a defective row of the memory sub-plane and, at the same time, read content of the memory block, the controller further configured to control the second multiplexer to select the content of the memory block.
12. The memory device of claim 1, wherein the memory block comprises a page buffer.
13. The memory device of claim 1, wherein the memory plane comprises rows and columns of memory cells, each column of memory cells comprising a plurality of twin pairs of memory cells comprising a common selection gate, each column of memory cells comprising two bit lines, wherein twin adjacent memory cells of the same column are not connected to the same bit line and wherein non-twin adjacent memory cells of the same column are connected to the same bit line.
14. The memory device of claim 1, wherein the memory sub-plane is erasable by page.
16. The method of claim 15, further comprising re-loading the first data from the first redundant row into the volatile memory block following each write operation to any other row of the memory sub-plane.
17. The method of claim 15, further comprising:
comparing content of the address register with content of the second register to generate a first signal;
controlling a row decoder based on the first signal; and
controlling the second multiplexer to deliver content of a row of the memory sub-plane or content of a row of the redundant memory sub-plane based on the first signal.
18. The method of claim 15, further comprising:
receiving an instruction to read content from the defective row;
simultaneously reading content from the defective row using the read amplifier and reading content from the volatile memory block; and
controlling the second multiplexer to select the content from the volatile memory block.
20. The memory device of claim 19, wherein the controller is further configured to:
receive an instruction to read content from the defective row;
simultaneously read content from the defective row using the read amplifier and read content from the volatile memory block; and
control the second multiplexer to select the content from the volatile memory block.

This application is a continuation of U.S. application Ser. No. 15/140,856, filed Apr. 28, 2016, which claims priority to French Application No. 1561730, filed on Dec. 2, 2015, both application are hereby incorporated herein by reference.

Various embodiments of the invention and their implementation relate to non-volatile memories and, more particularly, memories that are erasable by page and are equipped with a row redundancy mechanism.

In operation, the memory plane of a non-volatile memory may be subject to short-circuits, for example, between the word-line and the substrate, owing notably to the large difference in potential applied during the erase operation. These short-circuits may be linked to a breakdown of the tunnel oxide or to a breakdown of the insulating spacers flanking the gate regions.

This may then result in defects in some sectors or in some rows of the non-volatile memory.

Row redundancy mechanisms exist which, when a defective row is detected, provide a replacement for this defective row by a redundant row.

One example of a redundancy mechanism for sectors of a non-volatile memory is, for example, described in the U.S. Patent Publication No. 2004/0130953.

According to one embodiment and its implementation, an automatic redundancy mechanism is provided for rows or pages of a non-volatile memory operating during the normal operation of the memory and having a reduced, or even non-existent, impact on the access time for reading the memory.

According to one aspect, a method is provided for managing the operation of a non-volatile memory, erasable by page, and equipped with a row redundancy mechanism.

The method according to this aspect comprises, in the case of the detection of a defective row of the memory plane, the storing of the address of the row in a non-volatile register and the assignment of a redundant row having a new address, and, in the case of an attempt to write to the defective row, a write to the redundant row.

According to a general feature of this aspect, the method furthermore comprises, when writing to the redundant row, the loading of new content from the redundant row into a volatile memory, for example, a buffer memory of the RAM type, and, at the end of the operation for writing to any other row of the memory plane, a re-loading of the new content from the redundant row into the volatile memory.

Then, when a command is issued for reading the redundant row, the method comprises at least one read of the volatile memory so as to deliver the new content of the redundant row stored in the volatile memory.

In other words, this volatile memory, which is used as a row or page buffer memory during the operation for writing to the row (or page) since the data from the row are firstly transferred into the volatile memory prior to being written into the non-volatile memory, is loaded, during the writing to the redundant row, with the new content of this redundant row.

Furthermore, since, during the writing to any other row of the memory plane, the content of the volatile memory is overwritten, the content of the redundant row is re-loaded into the volatile memory.

Thus, the volatile memory is continually re-loaded with the content of the redundant row, except during the write operation itself to any other row of the memory plane.

Then, when a command is issued for reading the redundant row, the volatile memory are read so as to deliver the content of the redundant row which is stored, which is very advantageous because the access to the volatile memory is much faster than the access to the non-volatile memory.

In theory, it would not be necessary to carry out a re-load of the volatile memory with the new content of the redundant row after the redundant row has been written since the volatile memory already contains this content. However, for the purposes of simplification of the state machine, it is preferable for the method to also comprise a re-load of the new content of the redundant row into the volatile memory carried out after writing to the redundant row.

Generally speaking, a write operation in the non-volatile memory comprises an erase step followed by a programming step.

However, in certain cases, this write operation may comprise only an erase step or only a programming step.

Thus, if for example, the page to be written only contains “0” s, then only an erase step is needed.

Similarly, when all the words of the page are equal to 0F (in hexadecimal notation), and need to be replaced by the words 1F, then the erase step is unnecessary.

The method according to this aspect is advantageously applicable to a non-volatile memory configured such that the defective row does not affect the functionality of the other rows.

This is, for example, the case for a memory of the electrically-erasable programmable read-only memory (EEPROM) type erasable by page, or else a memory whose memory cells comprise a floating gate and a shared gate, namely a control gate and an erase gate, or else a non-volatile memory of the type of that described in the French Patent application no. 15 54163, whose columns of memory cells comprise two lines of bits and twin pairs of memory cells comprising a common selection gate, the twin adjacent memory cells of the same column not being connected to the same bit line, whereas the non-twin adjacent memory cells of the same column are connected to the same bit line. It is understood that these examples are not limiting.

According to another aspect, a memory device is provided comprising a non-volatile memory erasable by page, a row redundancy mechanism comprising at least one non-volatile register and a controller configured for, in the case of the detection of a defective row of the memory plane, storing the address of the row in the at least one non-volatile register and for, in the case of an attempt to write to the defective row, authorizing writing to a redundant row.

According to a general feature of this other aspect, the memory device also comprises a volatile memory and the controller is furthermore configured for: when writing to the redundant row, carrying out the storing of the new content of the redundant row in the volatile memory, and after an operation for writing to any other row of the memory plane, carrying out a new storing of the new content of the redundant row in the volatile memory, and when a read command is issued for the redundant row, enabling at least one read of the volatile memory so as to deliver the new content of the redundant row stored in the volatile memory.

According to one embodiment, the controller is also configured for carrying out a re-loading of the new content of the redundant row into the volatile memory after the redundant row has been written.

Generally speaking, read amplifiers are associated with the non-volatile memory and are usable during read operations in this non-volatile memory. In addition, according to one embodiment, the controller comprises a multiplexer having a first input connected to the non-volatile memory, a second input connected to the volatile memory, and a control block configured for, when a read command is issued for the redundant row, selecting the second input in a selection time shorter than the time for implementing the read amplifiers.

In other words, the multiplexer can be positioned very quickly and, in any case, well before the end of the read operations implemented by the read amplifiers.

Other advantages and features of the invention will become apparent upon examining the detailed description of non-limiting embodiments and their implementation and from the appended drawings in which:

FIGS. 1 to 4 illustrate various embodiments of the invention and their implementation.

In FIG. 1, the reference DIS denotes a memory device comprising a memory plane PM of a non-volatile memory, conventionally comprising rows LG and columns.

In the present case, the memory plane PM is organized by page, each row LG forming one page of the memory.

The memory device DIS also conventionally comprises row and column decoders DCDY and DCDX, an address register ADRG together with read amplifiers AMPL.

In FIG. 1, for the sake of simplification of the figure, the read amplifiers AMPL have been shown underneath the memory plane PM with the decoder columns DCDX shown on top of the memory plane, whereas, in practice, the column decoder DCDX is of course disposed between the memory plane and the read amplifiers AMPL.

Other conventional and known circuits of a memory device, not useful for the understanding of the invention, are not shown here for the sake of simplification.

The memory plane PM also comprises at least one redundant row LGD (only one redundant row is shown here for the sake of simplification).

Indeed, during the operation of the memory, it is possible for a row LG of the memory plane to become defective subsequent for example to short-circuits occurring during the erase phase owing to large differences in potential applied to the memory cells during this erase phase.

The detection of a defective row, for example the row LG, is conventionally carried out in a manner known per se during the erase phase. By way of example, if, after the erase phase, it is observed that some memory cells of the row are not correctly erased, a erase operation is repeated and so on for several times, typically for around ten times.

If, at the end of this sequence, certain cells of the row LG are still not correctly erased, the row LG is then declared as being defective.

In order to manage any defective row or rows detected within the memory plane PM, the memory device DIS also comprises a row redundancy mechanism here comprising a first non-volatile register RGNV1 and a second non-volatile register RGNV2.

The register RGNV1 is designed to store as many bits as there are redundant rows, each bit being representative of the activation or not of the redundancy (“redundancy enabled”) relating to the corresponding redundant row, whereas the register RGNV2 is designed to store the address of any row LG detected as being defective, it being of course understood that the register RGNV2 cannot contain more addresses of rows detected as being defective than there are redundant rows.

Although the two registers RGNV1 and RGNV2 have been shown in this example as two separate non-volatile registers, these two registers could be functionally combined within one and the same non-volatile register.

Aside from these non-volatile registers, the row redundancy mechanism comprises a controller represented in this example by three control blocks BL1, BL2, BL3, formed for example from logic gates and/or components, and whose function will be discussed in more detail hereinafter.

The memory device DIS also comprises a volatile memory MMV, for example of the RAM memory type.

This memory MMV is connected, on the one hand, to a data input DD and, on the other hand, to the output of the read amplifiers AMPL via a first multiplexer MUX1 controllable by a control signal SC1.

The output of the memory MMV is connected, on the one hand, to a second input EM2 of a second multiplexer MUX2 and, on the other hand, to the data register (not shown here for the sake of simplification) of the non-volatile memory.

The first input EM1 of the multiplexer MUX2 is connected to the output of the read amplifiers AMPL.

The multiplexer MUX2 is controlled by a control signal SC3 delivered by the output S31 of the control block BL3.

For this reason, the output SM1 of the multiplexer MUX2 is capable of delivering either the content of a row of the memory plane PM of the non-volatile memory or, as will be seen in more detail hereinafter, the content of the redundant row LGD assigned to a row LG detected as being defective.

Reference is now more particularly made to FIGS. 2 and 3 in order to illustrate one embodiment of a method according to the invention.

In FIG. 2, the presence of a write command in a row of the memory plane PM is assumed.

In such a case, it is first of all verified whether the redundancy is enabled (step 20).

In other words, it is verified whether, previously, a row of the memory plane has already been considered as being defective.

By way of example, if the bit stored in the register RGNV1 is at “0”, this means that the redundancy is not enabled, whereas if this bit is equal to 1, the redundancy is enabled.

In the case where the redundancy is not enabled, the output S1 of the control block BL1 is at zero since one of the two inputs of the AND logic gate, referenced PL2 (FIG. 1), is at zero.

The control signal SC1 is received on the input E20 of the control block BL2 which delivers, on its output S20, a control signal SC2 configured for, in the present case, allowing the row decoder DCDY to carry out a decoding on the memory plane and not on the redundant row LGD.

For this purpose, the address of the row to be written is communicated to the row decoder DCDY and to the column decoder DCDX and the writing of the row is carried out in a conventional manner (step 26).

More precisely, the write operation here conventionally comprises an erase operation followed by a programming operation. During the programming, the data on the row to be written are transmitted via the data input DD and the multiplexer MUX1 to the volatile memory MMV which here acts as a buffer memory, and this data is subsequently written into the memory plane PM.

Since, in the step 27, the redundancy is not enabled, the method ends here.

In the case where the redundancy is enabled (step 20), the redundancy bit stored in the non-volatile register RGNV1 is at the logic state “1”.

The following step 21 then comprises the comparison of the address of the row to be written with the address or addresses stored in the register RGNV2 and corresponding to a row address or row addresses detected as being defective.

For this purpose, as illustrated in FIG. 1, the block BIA comprises for example an EXCLUSIVE NOR logic gate (XNOR gate), referenced PL1, for carrying out this comparison of addresses.

If the two addresses are identical, the output of the logic gate PL1 is at 1, whereas it is at 0 in the opposite case.

In the case where the address of the row to be written corresponds to the address of a defective row (step 22), then the redundant row LGD is written (step 23).

For this purpose, the control signal SC1 has the logical value 1 and the control signal SC2 this time, rather than allowing the memory plane PM to be addressed, allows the redundant row LGD to be directly addressed.

Here again, the new content of the redundant row LGD transits via the first multiplexer MUX1 and the volatile memory MMV prior to being written into the redundant row LGD.

Although not absolutely indispensable, for the sake of harmonization with the writing of the other rows of the memory plane, a re-loading is carried out of the content of the redundant row LGD into the volatile memory MMV following the operation for writing to this redundant row.

More precisely, as illustrated in FIG. 2, a read 24 of the redundant row LGD is carried out and, after having sent a suitable command to the first multiplexer MUX1 with the signal SC1, this content is loaded into the volatile memory MMV (step 25).

If, in the step 22, the result of the comparison is negative, in other words, if the row that it is desired to be written is not a defective row, then a conventional write operation 26 is carried out on the row as indicated hereinbefore.

On the other hand, since the redundancy has been enabled (step 27), and the content of the volatile memory MMV has been overwritten by the content of the row that has just been written, the volatile memory MMV needs to re-loaded again with the content of the redundant row following the writing 26 into the non-defective row.

Accordingly, a read 24 of the redundant row is again carried out then the storing of this content in the volatile memory MMV (step 25).

It is therefore noted that, except during the write operations, notably the programming phase, the volatile memory MMV is continually re-loaded with the content of the redundant row LGD.

Reference is now more particularly made to FIG. 3 in order to describe one example of reading of a row or page.

In the example which is illustrated here, whether the row is a defective row or not, its content is extracted from the non-volatile memory after having been selected in the memory plane (steps 35 and 36).

In parallel, in the step 30 it is verified whether the redundancy is enabled.

If the redundancy is not enabled, then the second multiplexer MUX2 is controlled in such a manner that its output SM1 is connected to its first input EM1 so as to deliver at the output the content of the row read in the non-volatile memory.

If the redundancy is enabled, a comparison 31 is carried out of the address of the row to be read with the addresses of the defective rows stored in the non-volatile register RGNV2.

If the address of the row to be read does not correspond to an address of a defective row, then the multiplexer MUX2 is here again controlled so as to deliver at the output the content of this row read from the non-volatile memory.

In the case where, in the step 32, the comparison is positive, in other words the address of the row to be read corresponds to the address of a defective row, then the content of the redundant row stored in the volatile memory MMV is read (step 33) and the multiplexer MUX2 is controlled using the signal SC3 in such a manner as to connect its output SM1 to its second input EM2 and consequently to deliver the content of the redundant row which has been stored in the memory device MMV.

It goes without saying that the reading of the memory device MMV takes place in response to a control signal SC20 which can also be delivered by the control block BL3.

It should be noted here that the read access to the volatile memory MMV is much faster than the read access to the non-volatile memory via the read amplifiers AMPL.

Furthermore, the delivery 34 of the control signal SC3 to the multiplexer MUX2 is very fast and, as a result, the positioning of the multiplexer MUX2 is carried out in a much shorter time than the duration of the read operations via the implementation of the read amplifiers AMPL.

As can be seen, in this embodiment, for a read command of a defective row, there are in fact two read operations which are carried out in parallel, namely a read of the defective row itself from the non-volatile memory by the enabling of the read amplifiers AMPL from the block BL3, and a read of the content of the redundant row using the non-volatile memory, only the latter content being selected.

It would be possible, as a variant, to forego the read of the defective row carried out using the non-volatile memory by simplifying for example the structure of the control block BL3 so as not to enable the read amplifiers AMPL.

The non-volatile memory is advantageously a memory configured such that the defective row does not affect the functionality of the other rows.

This may, for this purpose, be a memory of the EEPROM type erasable by page or else a memory whose memory cells comprise a floating gate and a shared gate, namely a control gate and an erase gate.

It may also consist of a non-volatile memory of the type of that described in the French Patent application no. 15 54163, Which is incorporated herein by reference. One embodiment of such a memory is illustrated in FIG. 4.

More precisely, the memory plane MA1 of such a memory comprises two bit lines per column of memory cells. Thus, two bit lines B1,j, B2,j are allocated to the memory cells of the column of rank j, and two bit lines B1,j+1, B2,j+1 are allocated to the memory cells of the column of rank j+1.

Two twin memory cells are connected to different bit lines from between the two bit lines allocated to the column in which they are located, whereas two memory cells that are adjacent but non-twin are connected to the same bit line.

Thus, in the column of rank j:

the drain terminal (D) of the floating-gate transistor T1,j is connected to the bit line B1,j via a conducting track IA,

the drain terminal of the floating-gate transistor T2,j is connected to the bit line B2,j via a conducting track 23B,

the drain terminal of the floating-gate transistor T3,j is connected to the bit line B2,j via the conducting track 23B (the memory cell C2,j being adjacent but not twin to the memory cell C3,j), and

the drain terminal of the floating-gate transistor T4,j is connected to the bit line B1,j via a conducting track 4A.

In the column of rank j+1:

the drain terminal of the floating-gate transistor T1,j+1 is connected to the bit line B1,j+1 via a conducting track 1C,

the drain terminal of the floating-gate transistor T2,j+1 is connected to the bit line B2,j+1 via a conducting track 23D,

the drain terminal of the floating-gate transistor T3,j+1 is connected to the bit line B2,j+1 via the conducting track 23D (the memory cell C2,j+1 being adjacent but not twin to the memory cell C3,j+1), and

the drain terminal of the floating-gate transistor T4,j+1 is connected to the bit line B1,j+1 via a conducting track 4C.

Each memory cell can thus be read independently of its twin memory cell by use of the bit line to which it is connected and to which its twin memory cell is not connected. For example, after selection of the twin memory cells C1,j, C2,j by use of a selection voltage applied to the word-line WL1,2, and after having applied a read voltage to the gate control line CGL1, the memory cell C1,j can be read via the bit line B1,j without it being necessary to apply a negative read inhibit voltage to the gate control line CGL2 of the twin memory cell C2,j since this memory cell is not connected to the bit line B1,j but to the bit line B2,j.

It should also be noted that the present invention is compatible with the invention described in the co-pending U.S. patent application filed the same day as the present U.S. patent application. The compatible application is entitled “Method for Managing a Fail Bit Line of a Memory Plane of a Non Volatile Memory and Corresponding Memory Device.”

La Rosa, Francesco, Alieri, Gineuve

Patent Priority Assignee Title
Patent Priority Assignee Title
5126808, Oct 23 1989 Cypress Semiconductor Corporation Flash EEPROM array with paged erase architecture
5327383, Apr 21 1992 INTEL Method and circuitry for erasing a nonvolatile semiconductor memory incorporating row redundancy
6771541, Feb 25 2003 Winbond Electronics Corporation Method and apparatus for providing row redundancy in nonvolatile semiconductor memory
7224607, Oct 03 2003 SanDisk Technologies LLC Flash memory data correction and scrub techniques
7236412, Feb 09 2004 Polaris Innovations Limited Integrated semiconductor memory with redundant memory cells replaceable for either true or complementary defective memory cells
7336538, Jul 28 2005 SK HYNIX INC Page buffer circuit and method for multi-level NAND programmable memories
8554982, Oct 27 2004 Sony Corporation Storage device and information processing system
8687421, Nov 21 2011 SanDisk Technologies LLC Scrub techniques for use with dynamic read
20030005249,
20040130953,
20040145952,
20060034137,
20060087893,
20070109856,
20070195595,
20080065937,
20100107004,
20100161881,
20120246383,
20170162264,
20170163291,
WO2007112202,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 14 2017STMicroelectronics (Rousset) SAS(assignment on the face of the patent)
Date Maintenance Fee Events
Dec 14 2017BIG: Entity status set to Undiscounted (note the period is included in the code).
Feb 17 2022M1551: Payment of Maintenance Fee, 4th Year, Large Entity.


Date Maintenance Schedule
Sep 25 20214 years fee payment window open
Mar 25 20226 months grace period start (w surcharge)
Sep 25 2022patent expiry (for year 4)
Sep 25 20242 years to revive unintentionally abandoned end. (for year 4)
Sep 25 20258 years fee payment window open
Mar 25 20266 months grace period start (w surcharge)
Sep 25 2026patent expiry (for year 8)
Sep 25 20282 years to revive unintentionally abandoned end. (for year 8)
Sep 25 202912 years fee payment window open
Mar 25 20306 months grace period start (w surcharge)
Sep 25 2030patent expiry (for year 12)
Sep 25 20322 years to revive unintentionally abandoned end. (for year 12)