A controller for driving a motor includes a multiphase driver, an analog-to-digital converter (ADC), impedance estimation circuitry, and fault detection circuitry. The multiphase driver is configured to generate drive signals for energizing each motor phase winding. The ADC is configured to digitize voltage and current from each motor phase winding. The impedance estimation circuitry is configured to determine a phasor value for the digitized voltages and for the digitized currents at a predetermined harmonic frequency, and to determine a sequence impedance value based on the phasor values. The fault detection circuitry is configured to identify a fault in the windings of the motor based on the sequence impedance value.
|
8. A method of driving a motor, the method comprising:
generating drive signals to energize each of a plurality of phase windings of the motor;
digitizing voltage and current from each of the phase windings;
determining phasor values for the digitized voltages and for the digitized currents at an inverter harmonic frequency that is higher than a frequency at which the voltage and current are digitized;
determining a sequence impedance value based on the phasor values; and
identifying a fault in the phase windings of the motor based on the sequence impedance value.
6. A method of driving a motor, the method comprising:
generating pulse width modulated drive signals at a carrier frequency to energize each of a plurality of phase windings of the motor;
digitizing voltage and current from each of the phase windings;
determining phasor values for the digitized voltages and for the digitized currents at one or more harmonic frequencies centered at the carrier frequency;
determining a sequence impedance value based on the phasor values; and
identifying a fault in the phase windings of the motor based on the sequence impedance value.
10. A method of driving a motor, the method comprising:
generating drive signals to energize each of a plurality of phase windings of the motor;
digitizing voltage and current from each of the phase windings;
determining phasor values for the digitized voltages and for the digitized currents at a particular inverter harmonic frequency, including processing the digitized voltages and the digitized currents at a particular alias frequency;
determining a sequence impedance value based on the phasor values; and
identifying a fault in the phase windings of the motor based on the sequence impedance value.
7. A method of driving a motor, the method comprising:
generating pulse width modulated drive signals at a carrier frequency to energize each of a plurality of phase windings of the motor;
low-pass filtering and digitizing voltage and current from each of the phase windings, wherein the low pass filtering comprises using a pass band that includes the carrier frequency;
determining phasor values for the digitized voltages and for the digitized currents at a particular inverter harmonic frequency;
determining a sequence impedance value based on the phasor values; and
identifying a fault in the phase windings of the motor based on the sequence impedance value.
3. A controller for driving a motor, the controller comprising:
a multiphase driver to generate drive signals for energizing each of a plurality of phase windings of the motor;
an analog-to-digital converter (ADC) to digitize voltage and current from each of the phase windings;
impedance estimation circuitry to: determine phasor values for the digitized voltages and for the digitized currents at a driver harmonic frequency that is higher than a digitizing frequency of the ADC; and determine a sequence impedance value based on the phasor values; and
fault detection circuitry to identify a fault in the phase windings of the motor based on the sequence impedance value.
5. A controller for driving a motor, the controller comprising:
a multiphase driver to generate drive signals for energizing each of a plurality of phase windings of the motor;
an analog-to-digital converter (ADC) to digitize voltage and current from each of the phase windings;
impedance estimation circuitry to: determine phasor values for the digitized voltages and for the digitized currents at a particular driver harmonic frequency, including by processing the digitized voltages and the digitized currents at a particular alias frequency; and determine a sequence impedance value based on the phasor values; and
fault detection circuitry to identify a fault in the phase windings of the motor based on the sequence impedance value.
1. A controller for driving a motor, the controller comprising:
a multiphase driver comprising a pulse width modulator to generate pulse width modulated drive signals for energizing each of a plurality of phase windings of the motor;
an analog-to-digital converter (ADC) to digitize voltage and current from each of the phase windings;
impedance estimation circuitry to: determine phasor values for the digitized voltages and for the digitized currents at one or more harmonic frequencies centered at a carrier frequency of the pulse width modulator; and determine a sequence impedance value based on the phasor values; and
fault detection circuitry to identify a fault in the phase windings of the motor based on the sequence impedance value.
9. A method of driving a motor, the method comprising:
generating drive signals to energize each of a plurality of phase windings of the motor;
digitizing voltage and current from each of the phase windings;
determining phasor values for the digitized voltages and for the digitized currents at a particular inverter harmonic frequency;
determining a sequence impedance value based on the phasor values; and
identifying a fault in the phase windings of the motor based on the sequence impedance value;
wherein the digitizing provides digitized samples of the voltage and current at a digitization frequency that is a difference of the particular inverter harmonic frequency and a particular frequency that is less than the digitization frequency.
4. A controller for driving a motor, the controller comprising:
a multiphase driver to generate drive signals for energizing each of a plurality of phase windings of the motor;
an analog-to-digital converter (ADC) to digitize voltage and current from each of the phase windings;
impedance estimation circuitry to: determine phasor values for the digitized voltages and for the digitized currents at a particular driver harmonic frequency; and determine a sequence impedance value based on the phasor values; and
fault detection circuitry to identify a fault in the phase windings of the motor based on the sequence impedance value;
the ADC having a digitizing frequency that is a difference of the particular driver harmonic frequency and a particular frequency that is less than the digitizing frequency of the ADC.
2. A controller for driving a motor, the controller comprising:
a multiphase driver comprising a pulse width modulator to generate pulse width modulated drive signals for energizing each of a plurality of phase windings of the motor;
an analog-to-digital converter (ADC) to digitize voltage and current from each of the phase windings;
impedance estimation circuitry to: determine phasor values for the digitized voltages and for the digitized currents at a particular driver harmonic frequency; and determine a sequence impedance value based on the phasor values;
fault detection circuitry to identify a fault in the phase windings of the motor based on the sequence impedance value; and
an analog front end coupled to the ADC, the analog front end having a corner frequency that is higher than a carrier frequency of the pulse width modulator.
11. A system for detecting faults in a multiphase winding, the system comprising:
a driver configured to generate signals to drive each of a plurality of windings of the multiphase winding, the driver comprising a pulse width modulator, and wherein the signals to drive each winding are pulse width modulated signals;
an analog front end comprising low-pass filters configured to:
receive voltage signals and current signals that drive the windings; and
attenuate frequency components of the voltage signals and the current signals that are higher than a predetermined cut-off frequency;
an analog to digital converter (ADC) configured to digitize filtered voltage and current signals output by the analog front end; and
a processor configured to:
determine phasor values at a predetermined frequency of the digitized voltage and current signals; wherein the predetermined frequency is an inverter harmonic frequency of the signal that drives the windings;
determine a sequence impedance value based on the phasor values; and
identify a fault in the windings based on the sequence impedance value.
12. The system of
13. The system of
14. The system of
15. The system of
16. The system of
|
AC induction motors as well as other types of motors (e.g., permanent magnet, switched reluctance, etc.) are driven by a multiphase inverter that provides a pulse width modulated (PWM) voltage to each phase of the motor. Degradation or faults in the motor windings can contribute to motor failures or degradation of the motor windings and/or the power source. Accordingly, detecting the onset of motor winding degradation can be useful for proactive maintenance of the motor to avoid or mitigate the onset of overheating and/or stator winding insulation breakdown and the eventual motor failure.
A method and apparatus for controlling, and detecting faults in the windings of an electric machine are disclosed herein. In one embodiment, a controller for driving a motor includes a multi-phase driver, an analog-to-digital converter (ADC), impedance estimation circuitry, and fault detection circuitry. The multiphase driver is configured to generate drive signals for energizing each of a plurality of phase windings of the motor. The ADC is configured to digitize the voltage and current from each of the motor phase windings. The impedance estimation circuitry is configured to determine phasor values for the digitized voltages and for the digitized currents at a predetermined driver harmonic frequency, and to determine a sequence impedance value based on the phasor values. The fault detection circuitry is configured to identify a fault in the phase windings of the motor based on the sequence impedance value.
In another embodiment, a method for driving a motor includes generating drive signals to energize each of a plurality of phase windings of the motor. The voltage and current for each of the phase windings are digitized. Phasor values for the digitized voltages and currents at a predetermined inverter harmonic frequency are determined. A sequence impedance value is determined based on the phasor values. A fault in the phase windings of the motor is identified based on the sequence impedance value.
In a further embodiment, a system for detecting faults in a multiphase winding includes a driver, an analog front end, an ADC, and a processor. The driver is configured to generate signals to drive each of a plurality of windings of the multiphase winding. The driver includes a pulse width modulator to generate the signals, and each of the signals is a pulse width modulated signal. The analog front end includes low-pass filters configured to receive voltage signals and current signals. The low-pass filters attenuate frequency components of the voltage signals and the current signals that are higher than a predetermined cut-off frequency. The ADC is configured to digitize the filtered voltage and current signals output by the analog front end. The processor is configured to determine phasor values for the digitized voltage and current signals at a predetermined frequency. The predetermined frequency is an inverter harmonic frequency of the signal that drives the windings. The processor is also configured to determine a sequence impedance value based on the phasor values, and to identify a fault in the windings based on the sequence impedance value.
For a detailed description of various examples, reference will now be made to the accompanying drawings in which:
Certain terms are used throughout the following description and claims to refer to particular system components. As one skilled in the art will appreciate, different companies may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following discussion and in the claims, the terms “including” and “comprising” are used in an open-ended fashion, and thus should be interpreted to mean “including, but not limited to . . . .” Also, the term “couple” or “couples” is intended to mean either an indirect or direct wired or wireless connection. Thus, if a first device couples to a second device, that connection may be through a direct connection or through an indirect connection via other devices and connections. The recitation “based on” is intended to mean “based at least in part on.” Therefore, if X is based on Y, X may be a function of Y and any number of additional factors.
Conventional motor control systems may apply one of a variety of diagnostic techniques to identify anomalies in motor operation. For example, a conventional technique may evaluate bearing fault signatures in the current signal spectrum produced at fault frequencies. This technique is limited to bearing fault diagnosis, and performing fault diagnostics with the current signal alone leads to potential false alarms arising out of factors such as voltage imbalance that could lead to similar signatures in the current spectrum as the fault signal. Some conventional systems may also include winding fault detection based on sequence impedance. However, such systems fail to include analysis of information contained in inverter harmonics.
Embodiments of the present disclosure include a motor diagnostics system that evaluates sequence impedance and analyzes the information contained in the higher order inverter harmonics to identify faults in the windings of motor. Analysis of higher order inverter harmonics advantageously evaluates the sequence impedance in a signal band where the changes in impedance are larger than in the baseband frequency range, thereby leading to a higher signal to noise ratio and more robust fault detection.
The PWM inverter circuitry 104 includes a three phase inverter and a pulse width modulator that convert a DC input voltage into a pulse width modulated three-phase AC voltage that creates phase currents to drive the multiphase windings of the motor 106. Thus, the PWM inverter circuitry 104 operates as a multiphase driver that generates PWM signals to drive each winding of the motor 106. The signal that drives each winding is a pulse width modulated signal. Some embodiments control the frequency (Fc) of the PWM carrier via a parameter provided to the PWM inverter circuitry 104. The control circuitry 102 manages the operation of the PWM inverter circuitry 104. For example, some embodiments of the control circuitry 102 generate target values Ta, Tb, and Tc that the PWM inverter circuitry 104 applies to produce corresponding phase voltages Va, Vb, and Vc that produce currents Ia, Ib, and Ic flowing in the windings of the motor 106.
The voltages 118 across the motor 106 and the resulting currents 120 flowing in the motor 106 are received and processed by the analog front end 110. For example, some embodiments of the analog front end 110 include filters that attenuate high frequency components of the voltage and current signals from the motor 106. In some embodiments, the bandwidth or cut-off frequency (W) of the filters is configured by proper component selection in the analog front end 110. The voltage and current signals filtered by the analog front end 110 are digitized by the ADC 108. The ADC 108 is a successive approximation register (SAR) converter, a sigma delta (ΣΔ) converter, a flash converter, or other type of converter that employs any of a variety of other digitization techniques. In some embodiments, the ADC 108 digitizes the input signal to a resolution of 12 bits, 16 bits, or any number of bits suitable to adequately capture the dynamic range needed to control the motor 106, which includes harmonics about the PWM carrier frequency. In some embodiments, the sampling frequency (Fs) of the ADC 108 is controlled by a parameter provided to the ADC 108.
The fault detection circuitry 112 processes the digitized voltage and current signals 124 to identify faults in the windings of the motor 106. More specifically, the fault detection circuitry 112 includes impedance estimation circuitry 126 that evaluates the sequence impedance, as against current harmonic magnitude. The fault detection circuitry 112 applies the information contained in the higher order inverter harmonics to identify faults in windings of the motor 106. Thus, the fault detection circuitry 112 advantageously evaluates sequence impedance in a signal band (e.g., the band of the higher order inverter harmonics) in which the changes in winding impedance are larger than those in the baseband frequency range, thereby leading to higher signal to noise ratio and more robust fault detection.
In some embodiments of the system 100, the fault detection circuitry 112 and/or the control circuitry 102 includes a processor, such as a general-purpose microprocessor, a digital signal processor, a microcontroller, or other instruction execution device that executes instructions to perform the functions disclosed herein. For example, in some embodiments, a processor executes instructions to set the sampling frequency of the ADC 108, set the carrier frequency of the PWM inverter circuitry 104, determine phasor values of voltage and current signals, evaluate sequence impedance of the motor 106 using higher order harmonic frequencies generated by the PWM inverter circuitry 104, and/or identify faults in windings. In some embodiments, instructions executed by a processor are stored in a computer-readable medium, such as a random access memory, non-volatile storage (e.g., FLASH storage, read-only-memory), or combinations thereof. In some embodiments of the system 100, the ADC 108 is a sub-component of the processor that implements the fault detection circuitry 112 and/or the control circuitry 102.
In block 202, the PWM inverter circuitry 104 generates voltages Va, Vb, and Vc, which induce currents Ia, Ib, and Ic in the windings of the motor 106.
In block 204, the resulting phase currents Ia, Ib, and Ic drive the motor 106.
In block 206, the time domain phase voltages Va, Vb, and Vc, and phase currents Ia, Ib, and Ic are filtered by the analog front end 110. The filtered phase voltages Va, Vb, and Vc, and phase currents Ia, Ib, and Ic are digitized by the ADC 108 in block 206. In block 208, the impedance estimation circuitry 126 converts the digitized phase voltages and currents into corresponding phasors.
In block 210, the impedance estimation circuitry 126 transforms the phasors to the voltage sequence components Vp, Vn, and V0, and the current sequence components, Ip, In, and I0. The voltage and current sequence components are related according to Equation (1).
In conventional systems, sequence impedance is computed at the fundamental electrical frequency (ωe). The terms of the impedance matrix in Equation (1) are a function of the electrical frequency ωe and slip s (in the case of an AC induction motor)
where the subscripts 1, 2, and 3 refer to three datasets collected at a given (ωe,s) operating point.
Rather than determining sequence impedance at the fundamental frequency as in conventional systems, embodiments of the system 100 compute sequence impedance at harmonic frequencies of the PWM inverter circuitry 104. By determining sequence impedance at inverter harmonic frequencies (ωih), embodiments exploit the information contained in the voltage and current harmonics at higher frequencies. One advantage is that at inverter harmonic frequencies above the electrical frequency (ωih>>ωe), the inductive component of the impedance dominates the resistive component (Lωih>>R). Thus, the changes in the sequence impedance induced by a fault are dominated by the associated changes in inductive impedance. Because the change in impedance (ΔZ) is higher at higher frequencies, embodiments can achieve a higher signal to noise ratio (SNR) leading to better fault detection rates and lower false alarm rates. This benefit is expressed in Equation (3), which compares the fault signature embedded in the inductive impedance of the present disclosure to conventional analysis.
(ΔL)ωih>>(ΔL)ωe (3)
In block 212, the impedance estimation circuitry 126 employs the voltage and current sequence components to determine a sequence impedance value. For example, some embodiments of the impedance estimation circuitry 126 compute an absolute value of one or more off-diagonal sequence impedances, such as an absolute value or square of an impedance value Znp (|Znp| or |Znp|2), Zpn (|Zpn| or |Zpn|2), or Zp0 (|Zp0| or |Zp0|2). Znp represents the effect of positive sequence voltage on negative sequence current in the motor 106. Zpn represents the effect of negative sequence voltage on positive sequence current. Zp0 represents the effect of zero sequence voltage on positive sequence current. Any off-diagonal sequence impedance value (or squared value thereof) can be computed or otherwise determined in block 210 which can be affected or excited by unbalanced voltage conditions at the motor 106, and thus can be monitored for use in load fault detection.
In block 214, the fault detection circuitry 112 applies the sequence impedance value to determine whether there is a fault in the windings of the motor 106. In some embodiments, the fault detection circuitry 112 compares the sequence impedance value to a threshold value. If the sequence impedance value exceeds the threshold value, then a fault is present in the windings of the motor 106, and some embodiments of the fault detection circuitry 112 transmit an indication of the fault to an external system (not shown) or to the control circuitry 102 to cause the control circuitry 102 to disable the PWM inverter circuitry 104 or take other corrective action.
Some embodiments of the impedance estimation circuitry 126 compute voltage and current sequence components in Equation (1) as shown in Equation (4)
where a=ej2π/3.
As indicated in Equation (4), the impedance estimation circuitry 126 computes the voltage and current phasors at ωih.
In some embodiments of the system 100, the ADC 108 digitizes the signal corresponding to the higher order PWM harmonics at a sampling rate FS, where FS>2*(2πωih). The corresponding filter bandwidth of the analog front end 110 is W≈2πωih. However, it is undesirable to increase the sampling rate of the ADC 108 just to enable better fault diagnostics because this higher sampling rate reduces the processing capacity available in a processor to carry out other tasks. Moreover, the key motor phenomena necessary for control occur at lower frequencies (hundreds of Hz), and increasing the sampling rate of the ADC 108 to twice the PWM carrier frequency or higher is an overdesign from a control perspective. To alleviate the burden of a high sampling rate in digitization of the signals 118 and 120, embodiments of the system 100 control the relationship of the sampling rate 114 (Fs) of the ADC 108, the PWM carrier frequency 112 (Fc), and the front end filter bandwidth 116 (W).
If ADC sampling is performed according to the Nyquist principle, a relatively high sampling rate may be required to determine the impedance at high frequency. To avoid high frequency sampling, embodiments of the system 100 control the sampling rate 114 (Fs) of the ADC 108, the PWM carrier frequency 112 (Fc), and the front end filter bandwidth 116 (W) to introduce aliasing in a predetermined manner. The impedance estimation circuitry 126 employs the aliased components to perform the sequence computations in Equation (4). The aliased components can subsequently be digitally filtered out of the signals provided to the control circuitry 102. To introduce aliasing in a band near Fd in order to evaluate sequence impedance at frequency Fih, (that is in the vicinity of the carrier frequency Fc), the ADC sampling frequency is selected such that:
FS=Fih−Fd (5)
In
Some embodiments of the system 100 are configured such that W≈Fih. The sequence components from (4) are computed as shown in Equation (6)
where ωd=2πFd.
The above discussion is meant to be illustrative of the principles and various embodiments of the present invention. Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications.
Magee, David Patrick, Narasimha, Rajan Lakshmi
Patent | Priority | Assignee | Title |
11606099, | Sep 23 2021 | Texas Instruments Incorporated | Fault detection within an analog-to-digital converter |
Patent | Priority | Assignee | Title |
3732464, | |||
4455612, | Jan 27 1982 | Iowa State University Research Foundation, Inc. | Recursive estimation in digital distance relaying system |
6483435, | Jul 11 2000 | ABB POWER GRIDS SWITZERLAND AG | Method and device of fault location for distribution networks |
7728537, | Sep 11 2006 | Sanyo Electric Co., Ltd. | Motor control device and current detecting unit |
8330438, | Aug 30 2007 | Infineon Technologies Americas Corp | Method and apparatus for equalizing phase currents in multiphase switching power converters |
9581649, | Feb 16 2015 | Texas Instruments Incorporated | Method and apparatus for load fault detection |
20160261222, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 19 2017 | NARASIMHA, RAJAN LAKSHMI | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042800 | /0186 | |
Jun 19 2017 | MAGEE, DAVID PATRICK | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042800 | /0186 | |
Jun 23 2017 | Texas Instruments Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 23 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 09 2021 | 4 years fee payment window open |
Apr 09 2022 | 6 months grace period start (w surcharge) |
Oct 09 2022 | patent expiry (for year 4) |
Oct 09 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 09 2025 | 8 years fee payment window open |
Apr 09 2026 | 6 months grace period start (w surcharge) |
Oct 09 2026 | patent expiry (for year 8) |
Oct 09 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 09 2029 | 12 years fee payment window open |
Apr 09 2030 | 6 months grace period start (w surcharge) |
Oct 09 2030 | patent expiry (for year 12) |
Oct 09 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |