A solder bump structure for a ball grid array (BGA) includes at least one under bump metal (ubm) layer and a solder bump formed over the at least one ubm layer. The solder bump has a bump width and a bump height and the ratio of the bump height over the bump width is less than 1.
|
10. A method comprising:
forming a redistribution layer over a substrate;
forming a plurality of under bump metal (ubm) layers over the redistribution layer;
depositing a solder material over the ubm layers, the solder material and the ubm layers having a same first width;
placing an insulating core on the solder material; and
reflowing the solder material to form a conductive bump having the insulating core therein, the conductive bump having the first width and a first height, the ratio of the first height to the first width being between 0.05 and 1.
14. A device comprising:
a redistribution layer over a substrate;
a passivation layer over the redistribution layer and the substrate;
a plurality of under bump metal (ubm) layers over the redistribution layer and the passivation layer;
a first conductive layer over the ubm layers;
a conductive bump over the first conductive layer, wherein the conductive bump, the first conductive layer, and the ubm layers each have a same first width, wherein the conductive bump has a first height, the ratio of the first height to the first width being between 0.05 and 1;
one or more insulating cores in the conductive bump; and
one or more second conductive layers, each of the second conductive layers surrounding a respective one of the insulating cores.
1. A method comprising:
forming a redistribution layer over a substrate;
forming a passivation layer over the redistribution layer and the substrate;
forming an under bump metal (ubm) layer over the redistribution layer and the passivation layer;
depositing a mask layer over the ubm layer;
patterning the mask layer with an opening over the redistribution layer to form a patterned layer, the opening exposing the ubm layer;
plating portions of the ubm layer exposed by the patterned layer to form a first conductive layer over the ubm layer in the opening;
depositing a solder material in the opening over the first conductive layer;
placing one or more insulating cores over the solder material; and
reflowing the solder material to form a conductive bump having the insulating cores therein, the conductive bump having a width and a height, the ratio of the height to the width being between 0.05 and 1.
2. The method of
removing the patterned layer; and
after the removing the patterned layer, forming a flux material over the solder material, wherein the placing the insulating cores over the solder material comprises placing the insulating cores on the flux material.
3. The method of
after the reflowing the solder material, removing the flux material.
4. The method of
after the removing the patterned layer, etching the ubm layer using the solder material as an etch mask to remove portions of the ubm layer exposed by the etch mask.
5. The method of
forming a bottommost ubm layer on the redistribution layer; and
forming a topmost ubm layer on the bottommost ubm layer, the bottommost ubm layer and the topmost ubm layer comprising different conductive materials.
6. The method of
the bottommost ubm layer comprises Ti, W, Cr, or TiW; and
the topmost ubm layer comprises Cu, Ni, or Ni—V alloys.
7. The method of
8. The method of
9. The method of
forming a second conductive layer surrounding the insulating cores.
11. The method of
12. The method of
forming a conductive layer surrounding the insulating core.
13. The method of
15. The device of
a bottommost ubm layer on the redistribution layer, the bottommost ubm layer comprising Ti, W, Cr, or TiW; and
a topmost ubm layer on the bottommost ubm layer, the topmost ubm layer comprising Cu, Ni, or Ni—V alloys.
16. The device of
17. The device of
20. The device of
|
This application is a continuation of U.S. patent application Ser. No. 14/451,271, filed Aug. 4, 2014 and entitled “Solder Bump for Ball Grid Array,” which application is a continuation of U.S. patent application Ser. No. 13/572,302, filed Aug. 10, 2012 and entitled “Solder Bump for Ball Grid Array,” now U.S. Pat. No. 9,159,687, issued Oct. 13, 2015, which application claims priority to U.S. Provisional Patent Application No. 61/677,891, filed Jul. 31, 2012, and entitled “Solder Bump for Ball Grid Array,” which applications are incorporated herein by reference.
Some solder ball structures of a ball grid array (BGA) suffer degradation of electrical connections from solder cracks at connection areas through the solder balls. Further, stand-off height variation among solder balls in an array may degrade electrical connections and reliability.
Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of various embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use, and do not limit the scope of the disclosure.
In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features.
A redistribution layer (RDL) 108 is an electrically conductive layer, used for electrical connections. For example, the redistribution layer 108 connects with input/output (IO) pads in other locations. In some embodiments, the redistribution layer 108 comprises metal such as copper, aluminum, or any other suitable material. A passivation layer 110 comprises oxide or nitride in some embodiments and reduces chemical and/or electrical reactivity of the surface.
The solder bump structure 100 includes under bump metal (UBM) layers 112 and 114. The first layer 112 of the UBM layers comprises Ti, W, Cr, TiW, any combination thereof, or any other suitable material in some embodiments. The second layer 114 comprises Cu, Ni, Ni—V alloy, any combination thereof, or any other suitable material. The diameter of UBM layers 112 and 114 ranges from 20 μm to 600 μm in some embodiments. The UBM layers 112 and 114 can be formed, e.g., by sputtering. Even though two UBM layers 112 and 114 are shown in
A copper layer 116 is formed over the second (UBM) layer 114. The copper layer 116 has a thickness (height) that ranges from 5 μm to 20 μm in some embodiments. A solder bump 122 is formed over the copper layer 116 and the second (UBM) layer 114. The solder bump 122 has a bump width Da and a bump height Db. The ratio α=Db/Da is in the range 0.05≤α<1 in some embodiments, thus the shape of the solder bump 122 is relatively flat compared to a spherical solder ball shape. This provides a greater contact area for the solder bump 122, which reduces defective electrical connection of the solder bump 122 and improves reliability.
The bump height Db can be determined from the diameter of the UMB layers 112 and 114 and the desired ratio α depending on applications. The solder bump 122 can comprise any suitable material, and lead-free material is used for the solder bump 122 in some embodiments.
There is one non-metallic core 118 inside the solder bump 122 in
The plastic core 118 provides a stable standoff height for assembly, which helps to avoid the problem of solder bridging. Also, the plastic core 118 could help to disperse stress in the solder bump structure 100 and to avoid or reduce solder cracking. This improves reliability.
In
The bump height Db can be determined from the diameter of the second (UMB) layer 114 and the ratio α in some embodiments. The solder bump 122 can comprise any suitable material, and lead-free material is used for the solder bump 122 in some embodiments. The solder bump 122 can be formed, e.g., by electroplating over the copper layer 116. The solder bump 122 comprises tin as a principal element in some embodiments.
In
In
In
In
In
According to some embodiments, a solder bump structure for ball grid array (BGA) includes at least one under bump metal (UBM) layer and a solder bump formed over the at least one UBM layer. The solder bump has a bump width and a bump height and the ratio of the bump height over the bump width is less than 1.
According to some embodiments, a method of forming a solder bump structure for a ball grid array (BGA) includes forming at least one under bump metal (UBM) layer over a substrate. A solder bump is formed over the at least one UBM layer. The solder bump has a bump width and a bump height. The ratio of the bump height over the bump width is less than 1.
According to some embodiments, an integrated circuit includes a substrate, at least one under bump metal (UBM) layer formed over the substrate, and a lead-free solder bump formed over the at least one UBM layer. The solder bump has at least one plastic core inside. The solder bump has a bump width and a bump height, and a ratio of the bump height over the bump width is less than 1.
According to some embodiments, a method includes: forming a redistribution layer over a substrate; forming a passivation layer over the redistribution layer and the substrate; forming an under bump metal (UBM) layer over the redistribution layer and the passivation layer; depositing a mask layer over the UBM layer; patterning the mask layer with an opening over the redistribution layer to form a patterned layer, the opening exposing the UBM layer; plating portions of the UBM layer exposed by the patterned layer to form a first conductive layer over the UBM layer in the opening; depositing a solder material in the opening over the first conductive layer; placing one or more insulating cores over the solder material; and reflowing the solder material to form a conductive bump having the insulating cores therein, the conductive bump having a width and a height, the ratio of the height to the width being between 0.05 and 1.
According to some embodiments, a method includes: forming a redistribution layer over a substrate; forming a plurality of under bump metal (UBM) layers over the redistribution layer; depositing a solder material over the UBM layers, the solder material and the UBM layers having a same first width; placing an insulating core on the solder material; and reflowing the solder material to form a conductive bump having the insulating core therein, the conductive bump having the first width and a first height, the ratio of the first height to the first width being between 0.05 and 1.
According to some embodiments, a device includes: a redistribution layer over a substrate; a passivation layer over the redistribution layer and the substrate; a plurality of under bump metal (UBM) layers over the redistribution layer and the passivation layer; a first conductive layer over the UBM layers; a conductive bump over the first conductive layer, where the conductive bump, the first conductive layer, and the UBM layers each have a same first width, where the conductive bump has a first height, the ratio of the first height to the first width being between 0.05 and 1; one or more insulating cores in the conductive bump; and one or more second conductive layers, each of the second conductive layers surrounding a respective one of the insulating cores.
A skilled person in the art will appreciate that there can be many embodiment variations of this disclosure. Although the embodiments and their features have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the embodiments. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosed embodiments, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure.
The above method embodiment shows exemplary steps, but they are not necessarily required to be performed in the order shown. Steps may be added, replaced, changed order, and/or eliminated as appropriate, in accordance with the spirit and scope of embodiment of the disclosure. Embodiments that combine different claims and/or different embodiments are within the scope of the disclosure and will be apparent to those skilled in the art after reviewing this disclosure.
Lin, Jing-Cheng, Chang, Jung-Hua, Huang, Cheng-Lin
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5066551, | Jan 27 1989 | Clarion Co., Ltd. | Electroluminescent sheet element |
5804882, | May 22 1995 | Hitachi Chemical Company, LTD | Semiconductor device having a semiconductor chip electrically connected to a wiring substrate |
6267650, | Aug 09 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus and methods for substantial planarization of solder bumps |
7208842, | Oct 22 2003 | Samsung Electronics Co., Ltd | Semiconductor chip, mounting structure thereof, and methods for forming a semiconductor chip and printed circuit board for the mounting structure thereof |
7312535, | Mar 26 2003 | Renesas Electronics Corporation | Semiconductor device having an anti-oxidizing layer that inhibits corrosion of an interconnect layer |
7387910, | Apr 15 2005 | Korea Advanced Institute of Science and Technology | Method of bonding solder pads of flip-chip package |
7678681, | May 11 2006 | Shinko Electric Industries, Co., Ltd. | Electronic component built-in substrate and method of manufacturing the same |
7755200, | Sep 15 2008 | National Semiconductor Corporation | Methods and arrangements for forming solder joint connections |
8035226, | Jun 05 2008 | Maxim Integrated Products, Inc. | Wafer level package integrated circuit incorporating solder balls containing an organic plastic-core |
20030219966, | |||
20060027933, | |||
20060220244, | |||
20060226545, | |||
20070145551, | |||
20090047755, | |||
20090310320, | |||
20110233761, | |||
20120086124, | |||
20120126397, | |||
20120193783, | |||
20120224331, | |||
20130043573, | |||
20140084491, | |||
20140124925, | |||
20180174990, | |||
JP2006261641, | |||
JP2012033692, | |||
JP2012080043, | |||
KR1020050019664, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 17 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 04 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 20 2021 | 4 years fee payment window open |
May 20 2022 | 6 months grace period start (w surcharge) |
Nov 20 2022 | patent expiry (for year 4) |
Nov 20 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 20 2025 | 8 years fee payment window open |
May 20 2026 | 6 months grace period start (w surcharge) |
Nov 20 2026 | patent expiry (for year 8) |
Nov 20 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 20 2029 | 12 years fee payment window open |
May 20 2030 | 6 months grace period start (w surcharge) |
Nov 20 2030 | patent expiry (for year 12) |
Nov 20 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |