An image sensor includes a two-dimensional array of image sensor pixels, which are formed in a semiconductor layer. Each image sensor pixel is formed in a substrate having a corresponding semiconductor region therein. Each semiconductor region contains at least first and second photoelectric conversion elements, which are disposed at side-by-side locations therein. An electrically insulating isolation region is also provided, which extends at least partially through the semiconductor region and at least partially between the first and second photoelectric conversion elements, which may be configured respectively as first and second semiconductor regions of first conductivity type (e.g., N-type). At least one optically reflective region is also provided, which extends at least partially through the semiconductor region and surrounds at least a portion of at least one of the first and second photoelectric conversion elements. A semiconductor floating diffusion (FD) region (e.g., N-type region) is provided within the semiconductor region.
|
6. An image sensor comprising:
a semiconductor layer having an array of micro-lenses on a light receiving surface thereof;
a first isolation layer disposed in the semiconductor layer to define a unit pixel region of the semiconductor layer;
a first photoelectric conversion element and a second photoelectric conversion element that are disposed in the semiconductor layer of the unit pixel region; and
a second isolation layer disposed in the semiconductor layer of the unit pixel region, the second isolation layer disposed between the first photoelectric conversion element and the second photoelectric conversion element and aligned vertically to a center of a corresponding micro-lens within the array of micro-lenses,
wherein the first isolation layer surrounds the first photoelectric conversion element and the second photoelectric conversion element, and
wherein the first isolation layer comprises a vertical reflective layer and an air gap within the vertical reflective layer.
1. An image sensor pixel, comprising:
a substrate having a semiconductor region therein containing at least first and second photoelectric conversion elements disposed side-by-side in the semiconductor region and an electrically insulating isolation region that extends at least partially through the semiconductor region and at least partially between the first and second photoelectric conversion elements;
a micro-lens on a light receiving surface of said substrate;
a semiconductor floating diffusion region, which extends in the semiconductor region and between the first and second photoelectric conversion elements; and
an optically reflective region extending at least partially through the semiconductor region and surrounding at least a portion of at least one of the first and second photoelectric conversion elements;
wherein the micro-lens vertically overlaps with the first photoelectric conversion element, the second photoelectric conversion element, and the electrically insulating isolation region.
17. An image sensor comprising:
a semiconductor layer;
a first photoelectric conversion element and a second photoelectric conversion element disposed in the semiconductor layer;
a semiconductor floating diffusion region extending between the first and second photoelectric conversion elements;
a first isolation layer disposed in the semiconductor layer, the first isolation layer surrounding the first and second photoelectric conversion elements;
a second isolation layer disposed in the semiconductor layer, the second isolation layer isolating the first and second photoelectric conversion elements from each other; and
a color filter vertically overlapping with both the first photoelectric conversion element and the second photoelectric conversion element when viewed from a plan view,
wherein the first isolation layer comprises a vertical reflective layer; and
wherein a width of the first isolation layer is greater than that of the second isolation layer;
wherein said semiconductor layer has an array of micro-lenses on a light receiving surface thereof;
wherein said semiconductor floating diffusion region is vertically aligned to a center of a corresponding micro-lens within the array of micro-lenses; and
wherein both the first and second photoelectric conversion elements extend opposite the corresponding micro-lens within the array of micro-lenses.
2. The image sensor pixel of
3. The image sensor pixel of
4. The image sensor pixel of
5. The image sensor pixel of
7. The image sensor of
wherein the second isolation layer is connected to the first patterns of the first isolation layer and is spaced apart from the second patterns of the first isolation layer.
8. The image sensor of
wherein the additional vertical reflective layer is connected to the vertical reflective layers included in the first patterns of the first isolation layer.
9. The image sensor of
wherein the second isolation layer is spaced apart from the first patterns and the second patterns of the first isolation layer.
10. The image sensor of
11. The image sensor of
wherein the vertical insulating layer includes the same material as the second isolation layer.
12. The image sensor of
wherein a distance between a bottom surface of the first isolation layer and the second surface of the semiconductor layer is smaller than a distance between a bottom surface of the second isolation layer and the second surface of the semiconductor layer.
13. The image sensor of
a first surface on which light is incident; and
a second surface opposite to the first surface,
wherein the first isolation layer penetrates the semiconductor layer, and
wherein a bottom surface of the second isolation layer is spaced apart from the second surface of the semiconductor layer.
14. The image sensor of
a floating diffusion region disposed in the semiconductor layer of the unit pixel region,
wherein the floating diffusion region is disposed between the first photoelectric conversion element and the second photoelectric conversion element,
wherein the floating diffusion region vertically overlaps with the second isolation layer but does not vertically overlap with the first isolation layer, and
wherein the floating diffusion region is vertically aligned to the center of the corresponding micro-lens within the array of micro-lenses.
15. The image sensor of
an interconnection structure disposed on the second surface of the semiconductor layer;
a color filter disposed on the first surface of the semiconductor layer and vertically overlapping with the first and second photoelectric conversion elements; and
wherein the array of micro-lenses is on the color filter.
16. The image sensor of
18. The image sensor of
wherein the vertical insulating layer includes the same material as the second isolation layer.
19. The image sensor of
|
This U.S. non-provisional patent application claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2015-0112536, filed Aug. 10, 2015, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
The inventive concepts relate to an image sensor and, more particularly, to an image sensor with improved image quality.
Image sensors are semiconductor devices capable of converting an optical image into electrical signals. Image sensors may be categorized as any one of charge coupled device (CCD) type image sensors and complementary metal-oxide-semiconductor (CMOS) type image sensors.
As semiconductor devices have been highly integrated, image sensors have also been highly integrated and sizes of pixels have been reduced. Thus, various researches are conducted for an image sensor capable of reducing crosstalk and improving sensitivity in a fine area.
Embodiments of the inventive concepts may provide an image sensor capable of reducing or minimizing crosstalk. In some of these embodiments, an image sensor includes a two-dimensional array of image sensor pixels, which are formed in a semiconductor layer. In some of these embodiments, each image sensor pixel is formed in a substrate having a corresponding semiconductor region therein. Each semiconductor region contains at least first and second photoelectric conversion elements, which are disposed at side-by-side locations therein. An electrically insulating isolation region is also provided, which extends at least partially through the semiconductor region and at least partially between the first and second photoelectric conversion elements, which may be configured respectively as first and second semiconductor regions of first conductivity type (e.g., N-type). At least one optically reflective region is also provided, which extends at least partially through the semiconductor region and surrounds at least a portion of at least one of the first and second photoelectric conversion elements. A semiconductor floating diffusion (FD) region (e.g., N-type region) is provided within the semiconductor region. According to some embodiments of the invention, the FD region extends between the first and second photoelectric conversion elements and opposite the electrically insulating isolation region. In particular, the electrically insulating isolation region may extend between a back surface of the semiconductor region, which is configured to receive incident light thereon, and the floating diffusion region.
According to additional embodiments of the invention, the semiconductor region may have a trench therein that surrounds at least uppermost portions of the first and second photoelectric conversion elements on four sides thereof. In some of these embodiments, the optically reflective region may at least partially fill the trench and surround the uppermost portions of the first and second photoelectric conversion elements when viewed in a direction normal to a surface of the semiconductor region. In still further embodiments of the invention, the electrically insulating isolation region may include optically reflective material therein. The optically reflective region and the optically reflective material may be metals selected from a group consisting of tungsten (W), copper (Cu) and aluminum (Al). According to additional embodiments of the invention, the optically reflective region extends entirely through the semiconductor region and surrounds the first and second photoelectric conversion elements on four sides thereof. The optically reflective region may also be electrically isolated from the semiconductor region by an electrically insulating material.
According to further embodiments of the invention, an image sensor may include a semiconductor layer, a first isolation layer disposed in the semiconductor layer to define a unit pixel region of the semiconductor layer, a first photoelectric conversion element and a second photoelectric conversion element that are disposed in the semiconductor layer of the unit pixel region, and a second isolation layer disposed in the semiconductor layer of the unit pixel region and disposed between the first photoelectric conversion element and the second photoelectric conversion element. The first isolation layer may surround the first photoelectric conversion element and the second photoelectric conversion element, and the first isolation layer may include a vertical reflective layer.
In a further embodiment, the first isolation layer may include first patterns extending in one direction and second patterns disposed between the first patterns so as to be connected to the first patterns. The second isolation layer may be connected to the first patterns of the first isolation layer and may be spaced apart from the second patterns of the first isolation layer. The second isolation layer may include an additional vertical reflective layer. The additional vertical reflective layer may be connected to the vertical reflective layers included in the first patterns of the first isolation layer.
In an additional embodiment, the first isolation layer may include first patterns extending in one direction and second patterns disposed between the first patterns so as to be connected to the first patterns. The second isolation layer may be spaced apart from the first patterns and the second patterns of the first isolation layer. The second isolation layer may also include an additional vertical reflective layer and an insulating layer disposed between the additional vertical reflective layer and the semiconductor layer.
In an additional embodiment, the first isolation layer may further include a vertical insulating layer covering a surface of the vertical reflective layer. The vertical insulating layer may include the same material as the second isolation layer. The first isolation layer may further include an air gap disposed in the vertical reflective layer. And, a width of the first isolation layer may be greater than that of the second isolation layer.
In an additional embodiment, the semiconductor layer may include a first surface on which light is incident, and a second surface opposite to the first surface. A distance between a bottom surface of the first isolation layer and the second surface of the semiconductor layer may be smaller than a distance between a bottom surface of the second isolation layer and the second surface of the semiconductor layer.
In an additional embodiment, the semiconductor layer may include a first surface on which light is incident, and a second surface opposite to the first surface. The first isolation layer may penetrate the semiconductor layer, and a bottom surface of the second isolation layer may be spaced apart from the second surface of the semiconductor layer.
In an additional embodiment, the image sensor may further include a floating diffusion region disposed in the semiconductor layer of the unit pixel region. The floating diffusion region may be disposed between the first photoelectric conversion element and the second photoelectric conversion element, and the floating diffusion region may vertically overlap with the second isolation layer but may not vertically overlap with the first isolation layer.
In an embodiment, an image sensor may include a semiconductor layer, a first photoelectric conversion element and a second photoelectric conversion element that are disposed in the semiconductor layer, a first isolation layer disposed in the semiconductor layer and surrounding the first and second photoelectric conversion elements, a second isolation layer disposed in the semiconductor layer and isolating the first and second photoelectric conversion elements from each other, and a color filter vertically overlapping with both the first photoelectric conversion element and the second photoelectric conversion element when viewed from a plan view. The first isolation layer may include a vertical reflective layer.
The inventive concepts will become more apparent in view of the attached drawings and accompanying detailed description.
The inventive concepts will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the inventive concepts are shown. The advantages and features of the inventive concepts and methods of achieving them will be apparent from the following exemplary embodiments that will be described in more detail with reference to the accompanying drawings. It should be noted, however, that the inventive concepts are not limited to the following exemplary embodiments, and may be implemented in various forms. Accordingly, the exemplary embodiments are provided only to disclose the inventive concepts and let those skilled in the art know the category of the inventive concepts. In the drawings, embodiments of the inventive concepts are not limited to the specific examples provided herein and are exaggerated for clarity. The same reference numerals or the same reference designators denote the same elements throughout the specification.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to limit the invention. As used herein, the singular terms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. It will be understood that the terms “comprises”, “comprising,”, “includes” and/or “including”, when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
In addition, exemplary embodiments are described herein with reference to cross-sectional views and/or plan views that are idealized exemplary views. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. Accordingly, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, exemplary embodiments should not be construed as limited to the shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an etching region illustrated as a rectangle will, typically, have rounded or curved features. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
Referring to
The photoelectric conversion elements 110 may be disposed in the semiconductor layer 100. The photoelectric conversion elements 110 may be two-dimensionally arranged in the semiconductor layer 100 to constitute a two-dimensional array. The photoelectric conversion elements 110 may be doped with, for example, N-type dopants. The photoelectric conversion elements 110 may be more adjacent to the front surface 101b of the semiconductor layer 100.
The photoelectric conversion element 110 may include a first photoelectric conversion element PD1 and a second photoelectric conversion element PD2 that are disposed in each of the unit pixel regions PX. In other words, two photoelectric conversion elements may be disposed in one unit pixel region PX. Each of the first and second photoelectric conversion elements PD1 and PD2 may independently collect light incident upon and passing through the back surface 101a of the semiconductor layer 100.
A floating diffusion region FD may be disposed in the semiconductor layer 100. The floating diffusion region FD may be disposed in each of the unit pixel regions PX. In an embodiment, the floating diffusion region FD may be disposed between the first photoelectric conversion element PD1 and the second photoelectric conversion element PD2 in each of the unit pixel regions PX. In an embodiment, the floating diffusion region FD may be doped with N-type dopants.
The first isolation layer 104 and a second isolation layer 106 may be disposed in the semiconductor layer 100. In an embodiment, the first isolation layer 104 may surround the first and second photoelectric conversion elements PD1 and PD2 when viewed from a plan view. The first isolation layer 104 may include first patterns PT1 extending in one direction and second patterns PT2 disposed between the first patterns PT1 so as to be connected to the first patterns PT1 when viewed from a plan view. The first isolation layer 104 may not vertically overlap with the floating diffusion region FD.
The first isolation layer 104 may include a multi-layer. In an embodiment, the first isolation layer 104 may include a vertical insulating layer 104a and a vertical reflective layer 104b. The vertical reflective layer 104b may surround the first and second photoelectric conversion elements PD1 and PD2 disposed in each of the unit pixel regions PX when viewed from a plan view. The vertical insulating layer 104a may cover sidewalls and a bottom surface of the vertical reflective layer 104b. For example, the vertical insulating layer 104a may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer, or a hafnium oxide layer. For example, the vertical reflective layer 104b may include a metal material (e.g., tungsten, copper, and/or aluminum).
Alternatively, as illustrated in
Referring again to
In an embodiment, the second isolation layer 106 may include the same material as the vertical insulating layer 104a. Alternatively, the second isolation layer 106 may include a different material from the vertical insulating layer 104a. For example, the second isolation layer 106 may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer, or a hafnium oxide layer.
A width W1 of the first isolation layer 104 may be different from a width W2 of the second isolation layer 106. In an embodiment, the width W1 of the first isolation layer 104 may be greater than the width W2 of the second isolation layer 106 (W1>W2). A depth of the first isolation layer 104 may be substantially equal to that of the second isolation layer 106. In other words, a bottom surface of the first isolation layer 104 may be disposed at the substantially same level as a bottom surface of the second isolation layer 106. The bottom surface of the first isolation layer 104 and the bottom surface of the second isolation layer 106 may be disposed within the semiconductor layer 100. The bottom surface of the first isolation layer 104 and the bottom surface of the second isolation layer 106 may be spaced apart from the front surface 101b of the semiconductor layer 100.
The interconnection part P2 may be disposed on the front surface 101b of the semiconductor layer 100. The interconnection part P2 may include a plurality of stacked insulating layers and conductive patterns 202 disposed between the insulating layers. In an embodiment, the interconnection part P2 may include transfer gates TG. The transfer gates TG may be disposed on the front surface 101b of the semiconductor layer 100. In an embodiment, two transfer gates TG may be disposed to correspond to the first photoelectric conversion element PD1 and the second photoelectric conversion element PD2 included in one unit pixel region PX, respectively.
The light filter part P3 may be disposed on the back surface 101a of the semiconductor layer 100. The light filter part P3 may include an insulating layer 302, color filters 304, and micro-lenses 308.
The insulating layer 302 may be disposed on the back surface 101a of the semiconductor layer 100. The insulating layer 302 may cover the back surface 101a of the semiconductor layer 100, a top surface of the first isolation layer 104, and a top surface of the second isolation layer 106. In an embodiment, the insulating layer 302 may function as an anti-reflection layer. For example, the insulating layer 302 may include at least one of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer, or a hafnium oxide layer.
Color filters 304 may be disposed on the insulating layer 302. The color filters 304 may correspond to the unit pixel regions PX, respectively. In an embodiment, one color filter 304 may vertically overlap with the first photoelectric conversion element PD1, the second photoelectric conversion element PD2, and the second isolation layer 106 which are disposed in one unit pixel region PX.
The color filters 304 may include green filters Gb and Gr of
The micro-lenses 308 may be disposed on the color filters 304. For example, the micro-lenses 308 may be disposed on the color filters 304, respectively.
A planarization layer 306 may be disposed between the color filters 304 and the micro-lenses 308. The planarization layer 306 may cover top surfaces of the color filters 304. In an embodiment, the planarization layer 306 may include at least one of a silicon oxide layer, a silicon nitride layer, or a silicon oxynitride layer. In an embodiment, the planarization layer 306 may include an organic layer.
Referring to
Referring to
Referring to
The second isolation layer 106 may be disposed in each of the unit pixel regions PX. In an embodiment, the second isolation layer 106 may isolate the first and second photoelectric conversion elements PD1 and PD2 from each other in each of the unit pixel regions PX. In an embodiment, the second isolation layer 106 may include a multi-layer. The second isolation layer 106 may include a second vertical insulating layer 106a and a second vertical and optically reflective layer 106b, which operates to confine and channel light incident the image sensor. The second vertical insulating layer 106a may cover sidewalls and a bottom surface of the second vertical reflective layer 106b.
In an embodiment, as illustrated in
Referring again to
Referring to
Photoelectric conversion elements 110 may be formed in the semiconductor layer 100. The photoelectric conversion elements 110 may be formed by performing an ion implantation process through the front surface 101b of the semiconductor layer 100. The photoelectric conversion elements 110 may be doped with, for example, N-type dopants. The floating diffusion regions FD may be formed in the semiconductor layer 100. In an embodiment, each of the floating diffusion regions FD may be formed between a pair of the photoelectric conversion elements 110 disposed in each of unit pixel regions PX to be defined. The floating diffusion regions FD may be doped with, for example, N-type dopants.
Transfer gates TG may be formed on the front surface 101b of the semiconductor layer 100. The transfer gates TG may be formed to correspond to the photoelectric conversion elements 110, respectively.
An interconnection structure 120 may be formed on the front surface 101b of the semiconductor layer 100. The interconnection structure 120 may include a plurality of stacked insulating layers. In addition, the interconnection structure 120 may further include metal interconnections 202 formed in the stacked insulating layers. The insulating layers of the interconnection structure 120 may cover the transfer gates TG.
A support substrate 130 may be adhered to a top surface of the interconnection structure 120. The support substrate 130 may support deposited layers in processes of manufacturing the image sensor. For example, the support substrate 130 may be a silicon substrate or a glass substrate.
Referring to
Referring to
A reflective layer 153 may be formed on the isolation insulating layer 151. The reflective layer 153 may cover a top surface of the isolation insulating layer 151 and may completely fill the remaining empty regions of the first trenches 140a. In an embodiment, the reflective layer 153 may not completely fill the first trenches 140a partially filled with the isolation insulating layer 151 since the first trenches 140a are narrow. In this case, an air gap AG of
Referring to
Referring again to
Color filters 304 may be formed on the insulating layer 302. The color filters 304 may correspond to the unit pixel regions PX, respectively. In an embodiment, the color filters 304 may be arranged in the Bayer pattern, as illustrated in
As described above, the image sensor according to embodiments of the inventive concepts may include the first isolation layer defining the unit pixel region and including the vertical reflective layer, and the second isolation layer disposed in the unit pixel region to isolate the two photoelectric conversion elements from each other. If light incident on the semiconductor layer is irregularly reflected by the second isolation layer, the irregularly reflected light may be reflected by the vertical reflective layer so as to be incident on the photoelectric conversion element of a desired unit pixel region. Thus, crosstalk between unit pixels may be inhibited or prevented to improve the image quality of the image sensor.
While the inventive concepts have been described with reference to example embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirits and scopes of the inventive concepts. Therefore, it should be understood that the above embodiments are not limiting, but illustrative. Thus, the scopes of the inventive concepts are to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing description.
Lee, Kyungho, Choi, Hyuk Soon, An, Hyuk
Patent | Priority | Assignee | Title |
10504952, | Aug 30 2017 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Increased optical path for long wavelength light by grating structure |
10672817, | Aug 10 2015 | Samsung Electronics Co., Ltd. | Image sensors with light channeling reflective layers therein |
10804307, | Aug 30 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Increased optical path for long wavelength light by grating structure |
10930692, | Aug 30 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | Increased optical path for long wavelength light by grating structure |
10943937, | Aug 10 2015 | Samsung Electronics Co., Ltd. | Image sensors with light channeling reflective layers therein |
11581352, | Aug 30 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Increased optical path for long wavelength light by grating structure |
11804506, | Aug 10 2015 | Samsung Electronics Co., Ltd. | Image sensors with light channeling reflective layers therein |
12170302, | Aug 30 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Increased optical path for long wavelength light by grating structure |
Patent | Priority | Assignee | Title |
8582019, | Sep 24 2008 | Sony Corporation | Image pickup element and image pickup device |
20120038814, | |||
20130200251, | |||
20140054662, | |||
20140145287, | |||
20140285705, | |||
20140299957, | |||
20140374868, | |||
20150028405, | |||
20150062394, | |||
20160043119, | |||
20160056200, | |||
JP2013229816, | |||
JP2014182237, | |||
KR1020110059718, | |||
KR1020140121790, | |||
KR1020140141822, | |||
KR1020140147508, | |||
KR1020150012993, | |||
KR1020150026851, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 14 2016 | LEE, KYUNGHO | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039388 | /0089 | |
Apr 14 2016 | AN, HYUK | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039388 | /0089 | |
Apr 14 2016 | CHOI, HYUK SOON | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 039388 | /0089 | |
Aug 09 2016 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 01 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 18 2021 | 4 years fee payment window open |
Jun 18 2022 | 6 months grace period start (w surcharge) |
Dec 18 2022 | patent expiry (for year 4) |
Dec 18 2024 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 18 2025 | 8 years fee payment window open |
Jun 18 2026 | 6 months grace period start (w surcharge) |
Dec 18 2026 | patent expiry (for year 8) |
Dec 18 2028 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 18 2029 | 12 years fee payment window open |
Jun 18 2030 | 6 months grace period start (w surcharge) |
Dec 18 2030 | patent expiry (for year 12) |
Dec 18 2032 | 2 years to revive unintentionally abandoned end. (for year 12) |