The present invention provides a magnetic random access memory (MRAM) structure, the MRAM structure includes a transistor including a gate, a source and a drain, and a magnetic tunnel junction (MTJ) device, the MTJ device includes at least one free layer, an insulating layer and a fixed layer, the insulating layer is disposed between the free layer and the fixed layer, and the free layer is located above the insulating layer. The free layer of the MTJ device is electrically connected to a bit line (BL). The fixed layer of the MTJ device is electrically connected to the source of the transistor, and the drain of the transistor is electrically connected to a sense line (SL). And a first conductive via, directly contacting the MTJ device, the material of the first conductive via comprises tungsten.
|
9. A magnetic random access memory (MRAM) cell structure, comprising:
a transistor, comprising a gate, a source and a drain;
a magnetic tunnel junction (MTJ) device, the MTJ device comprises at least one free layer, an insulating layer and a fixed layer, wherein the insulating layer is disposed between the free layer and the fixed layer, and the free layer is located above the insulating layer, wherein the free layer of the MTJ device is electrically connected to the drain of the transistor, the fixed layer of the MTJ device is electrically connected to a bit line, and the source of the transistor is electrically connected to a sense line (SL), wherein the MTJ device further comprises an upper electrode located at a topmost layer of the MTJ device, and wherein the upper electrode has a semi-oval profile; and
a first conductive via, directly contacting the MTJ device, wherein the material of the first conductive via comprises tungsten.
1. A magnetic random access memory (MRAM) cell structure, comprising:
a transistor, comprising a gate, a source and a drain;
a magnetic tunnel junction (MTJ) device, the MTJ device comprises at least one free layer, an insulating layer and a fixed layer, wherein the insulating layer is disposed between the free layer and the fixed layer, and the free layer is located above the insulating layer, wherein the free layer of the MTJ device is electrically connected to a bit line (BL), the fixed layer of the MTJ device is electrically connected to the source of the transistor, and the drain of the transistor is electrically connected to a sense line (SL), wherein the MTJ device further comprises an upper electrode located at a topmost layer of the MTJ device, and wherein the upper electrode has a semi-oval profile; and
a first conductive via, directly contacting the MTJ device, wherein the material of the first conductive via comprises tungsten.
2. The magnetic random access memory cell structure of
3. The magnetic random access memory cell structure of
4. The magnetic random access memory cell structure of
5. The magnetic random access memory cell structure of claim
6. The magnetic random access memory cell structure of
7. The magnetic random access memory cell structure of
8. The magnetic random access memory cell structure of
10. The magnetic random access memory cell structure of
11. The magnetic random access memory cell structure of
12. The magnetic random access memory cell structure of
13. The magnetic random access memory cell structure of
14. The magnetic random access memory cell structure of
15. The magnetic random access memory cell structure of
16. The magnetic random access memory cell structure of
17. The magnetic random access memory cell structure of
|
The invention relates to the field of semiconductor technology, in particular to a magnetic tunnel junction (MTJ) structure of a magnetic random access memory (MRAM).
MRAM is a nonvolatile memory technology that uses magnetization to represent stored data. Generally, MRAM includes a plurality of magnetic cells in an array. Each cell typically represents one bit of data. Included in the cells are magnetic elements. A magnetic element may include two ferromagnetic “plates” (or layers upon a semiconductor substrate) each of which has a magnetization direction (or orientation of magnetic moments) associated with it. The two ferromagnetic plates are separated by a thin non-magnetic layer.
More specifically, a MRAM element is often based on a magnetic tunnel junction (MTJ) device. An MTJ device includes at least three basic layers: a “free layer,” a tunneling barrier layer, and a “fixed layer.” The free layer and the fixed layer are ferromagnetic layers. The tunneling barrier layer is a thin insulator layer located between the free layer and the fixed layer. The magnetization direction of the free layer is free to rotate, but is constrained by the physical size of the layer to point in either of two directions; the magnetization of the fixed layer is fixed in a particular direction. A bit is written to the MTJ device by orienting the magnetization direction of the free layer in one of the two directions. Depending upon the orientations of the magnetic moments of the free layer and the fixed layer, the resistance of the MTJ device will change. Thus, the bit may be read by determining the resistance of the MTJ device. When the magnetization direction of the free layer and the fixed layer are parallel and the magnetic moments have the same polarity, the resistance of the MTJ device is low. Typically, this is designated a “0.” When the magnetization direction of the free layer and the fixed layer are anti-parallel and the magnetic moments have the opposite polarity, the resistance of the MTJ is high. Typically, this is designated a “1.”
The present invention provides a magnetic random access memory (MRAM) cell structure, the MRAM cell structure includes a transistor, comprising a gate, a source and a drain, a magnetic tunnel junction (MTJ) device, the MTJ device comprises at least one free layer, an insulating layer and a fixed layer, wherein the insulating layer is disposed between the free layer and the fixed layer, and the free layer is located above the insulating layer, wherein the free layer of the MTJ device is electrically connected to a bit line (BL), the fixed layer of the MTJ device is electrically connected to the source of the transistor, and the drain of the transistor is electrically connected to a sense line (SL), and a first conductive via, directly contacting the MTJ device, wherein the material of the first conductive via comprises tungsten.
The present invention further provides a magnetic random access memory (MRAM) cell structure, the MRAM cell structure includes a transistor, comprising a gate, a source and a drain, a magnetic tunnel junction (MTJ) device, the MTJ device comprises at least one free layer, an insulating layer and a fixed layer, wherein the insulating layer is disposed between the free layer and the fixed layer, and the free layer is located above the insulating layer, wherein the free layer of the MTJ device is electrically connected to the drain of the transistor, the fixed layer of the MTJ device is electrically connected to a bit line, and the source of the transistor is electrically connected to a sense line (SL), and a first conductive via, directly contacting the MTJ device, wherein the material of the first conductive via comprises tungsten.
The invention is characterized in that the MTJ device and the conductive via directly contacting the MTJ device have a special cross-sectional profile. The conductive via has an upper wide and lower narrow profile and is made of tungsten, so that the MTJ device can be effectively carried, and the issue of copper atom diffusion during writing the value 1 to the MTJ device can be avoided. In addition, the MTJ device has a trapezoidal and parabolic profile, so in actual production, it has the advantages of easy process and stable structure.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To provide a better understanding of the present invention to users skilled in the technology of the present invention, preferred embodiments are detailed as follows. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements to clarify the contents and the effects to be achieved.
Please note that the figures are only for illustration and the figures may not be to scale. The scale may be further modified according to different design considerations. When referring to the words “up” or “down” that describe the relationship between components in the text, it is well known in the art and should be clearly understood that these words refer to relative positions that can be inverted to obtain a similar structure, and these structures should therefore not be precluded from the scope of the claims in the present invention.
Please refer to
The MTJ device 100 includes at least a fixed layer 102, an insulating layer 104, and a free layer 106. The magnetization direction of the free layer 106 may be free to rotate point one or two directions, and may be switched by the spin-torque transfer (STT). For the fixed layer 102, an anti-ferromagnetic layer can be used to fix the magnetization direction in a specific direction. The insulating layer 104 is sandwiched between the free layer 106 and fixed layer 102.
In this embodiment, the free layer 106 is connected to a bit line (BL) to provide voltage during the writing or the reading process. The gate of switching element 110 is coupled to a word line (WL), to activate the MRAM cell during the writing or the reading process. The source S of the switching element 110 is connected to the fixed layer 102, and the drain D of the switching element 110 is connected to a sense line (SL). During the writing or the reading process, when the memory cell is activated by the word line (WL), the fixed layer 102 is driven by the voltage.
The data stored in the MTJ device 100 can may be expressed with the magnetization direction of the fixed layer 102 respects the free layer 106. When the magnetization directions of the free layer 106 and the fixed layer 102 are parallel, and the magnetic moments have the same polarity, the resistance of the MTJ device 100 is low. Basically, this is designated a “0.” When the magnetization directions of the free layer 106 the fixed layer 102 are anti-parallel, and the magnetic moments have the opposite polarity, the resistance of the MTJ device 100 is high. Basically, this is designated a “1.”
In another embodiment of the invention, the MTJ device 100 is coupled to the switching element 110 in different way. Please refer to
Regardless of the connection method shown in
Applicant found that under higher current operation, some issues may occur in MTJ device. For example, if a conductive via connected to an MTJ device is made of copper (Cu), in a high-intensity current state, the copper atoms in the conductive via may diffuse into the MTJ device, which affects the quality of the MTJ device.
Please refer to
From the cross-sectional view, the shape of the conductive via Via 2 of the present invention is not a simple cylindrical shape, but has an upper wider and lower narrow profile. In more detail, the conductive via Via 2 of the present invention can be divided into two parts: a first portion P1 is located above a second portion P2, the first portion P1 preferably has an inverted trapezoidal cross-sectional profile, and the second portion P2 has a cylindrical or rectangular profile. In this way, the first portion P1 has a large width and can completely carry the upper MTJ device, and the second portion P2 has a narrow width, which is advantageous for aligning the underlying metal layer (for example, M2). In this embodiment, the width W1 of the first portion P1 of the conductive via Via2 is preferably equal to the width of the bottom surface of the lower electrode 311, and preferably the width W1 is the widest portion of the overall MTJ device. In the actual manufacturing process, the conductive via Via2 can be formed by etching the dielectric layer multiple times and then filling the conductive material.
In addition, the MTJ device 310 of the present invention (including the lower electrode 311, the fixed layer 312, the insulating layer 314, the free layer 316, and the upper electrode 317) also has a special shape cross sectional profile, and is not a stacked structure having the same area. As shown in
Similar to the above embodiment, the MTJ device 310 of the present embodiment includes the lower electrode 311, the fixed layer 312, the insulating layer 314, the free layer 316, and the upper electrode 317 from bottom to top. The conductive via Via2-2 directly contacts the lower electrode 311, and the conductive via 3-2 directly contacts the upper electrode 317. In the present embodiment, when the value 1 is written to the MTJ device 310, the current flows from the bit line BL, passing through the MTJ device, and finally to the sense line SL. In other words, the current flows from the fixed layer 312 to the free layer 316 of the MTJ device 310. Therefore, in order to avoid the issue mentioned above that the copper atoms are diffused to the MTJ device, the conductive via Via2-2 in this embodiment is also made of tungsten, and do not contain copper. Furthermore, other detailed features of the MTJ device, for example, a conductive via Via 2-2 having an upper wider and a lower narrower profile, a lower electrode 311, a fixed layer 312, an insulating layer 314 and a free layer 316 having a trapezoidal profile, and the electrodes 317 having a top parabolic profile and the like are the same as those shown in the above-mentioned
It is to be noted that the circuit connection or the memory structure of the present invention is exemplified by
In summary, the invention is characterized in that the MTJ device and the conductive via directly contacting the MTJ device have a special cross-sectional profile. The conductive via has an upper wide and lower narrow profile and is made of tungsten, so that the MTJ device can be effectively carried, and the issue of copper atom diffusion during writing the value 1 to the MTJ device can be avoided. In addition, the MTJ device has a trapezoidal and parabolic profile, so in actual production, it has the advantages of easy process and stable structure.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Wang, Yu-Ping, Chu, Chung-Liang, Chen, Yu-Ruei
Patent | Priority | Assignee | Title |
10985211, | Nov 08 2019 | United Microelectronics Corp. | Embedded MRAM structure and method of fabricating the same |
Patent | Priority | Assignee | Title |
20050254289, | |||
20110122674, | |||
20150021725, | |||
20160111642, | |||
20170053688, | |||
20170053965, | |||
20170263850, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 01 2018 | CHU, CHUNG-LIANG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046557 | /0909 | |
Aug 01 2018 | WANG, YU-PING | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046557 | /0909 | |
Aug 01 2018 | CHEN, YU-RUEI | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046557 | /0909 | |
Aug 06 2018 | United Microelectronics Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 06 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Dec 05 2022 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 06 2022 | 4 years fee payment window open |
Feb 06 2023 | 6 months grace period start (w surcharge) |
Aug 06 2023 | patent expiry (for year 4) |
Aug 06 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 06 2026 | 8 years fee payment window open |
Feb 06 2027 | 6 months grace period start (w surcharge) |
Aug 06 2027 | patent expiry (for year 8) |
Aug 06 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 06 2030 | 12 years fee payment window open |
Feb 06 2031 | 6 months grace period start (w surcharge) |
Aug 06 2031 | patent expiry (for year 12) |
Aug 06 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |