Disclosed herein is a memory cell. The memory cell may act both as a combined selector device and memory element. The memory cell may be programmed by applying write pulses having different polarities. Different polarities of the write pulses may program different logic states into the memory cell. The memory cell may be read by read pulses all having the same polarity. The logic state of the memory cell may be detected by observing different threshold voltages when the read pulses are applied. The different threshold voltages may be responsive to the different polarities of the write pulses.
|
1. An apparatus, comprising:
a memory cell;
a first memory access line coupled to the memory cell; and
a second memory access line coupled to the memory cell,
wherein the first and second memory access lines are configured to provide a write pulse having a first or second polarity across the memory cell,
wherein, during a read operation, the memory cell is determined to be in a first or second logic state based on a current through the memory cell responsive to a read pulse having the first polarity applied to the memory cell,
wherein the current is provided through the memory cell responsive to one of first and second threshold voltages exhibited by the memory cell during the read operation on the memory cell, and
wherein, during the read operation, the memory cell is determined to be in the first logic state if the current through the memory cell responsive to the first threshold voltage of the memory cell is equal to or above a threshold current, or determined to be in the second logic state if the current through the memory cell responsive to the second threshold voltage of the memory cell is below the threshold current.
2. The apparatus of
3. The apparatus of
4. The apparatus of
5. The apparatus of
wherein the sense amplifier is configured to sense the current through the memory cell responsive to the read pulse.
6. The apparatus of
7. The apparatus of
8. The apparatus of
|
This application is a continuation of U.S. patent application Ser. No. 14/932,746, filed Nov. 4, 2015 and issued as U.S. Pat. No. 10,134,470 on Nov. 20, 2018. The aforementioned application, and issued patent, is incorporated by reference herein, in its entirety, and for any purposes.
Traditional memory cells include a memory element, which is used to store a logic state, and a selector device. The memory element and selector device may be located at a cross-point of a first signal line (e.g., word line) and a second signal line (e.g., bit line) in a memory array having a cross-point architecture. The selector may be coupled to the word line and the memory element may be coupled to the bit line in some architectures. The selector device may reduce leakage currents and allow selection of a single memory element for reading data and/or writing data. However, the use of separate memory elements and selector devices increases the number of materials and/or layers that must be formed during fabrication of the memory device, thus increasing the complexity of the structure and fabrication process. Moreover, activating the selector device and writing or reading the memory element may require high voltage and/or long duration pulses to be provided, which may increase power consumption of the memory device.
Certain details are set forth below to provide a sufficient understanding of embodiments of the invention. However, it will be clear to one skilled in the art that embodiments of the invention may be practiced without these particular details. Moreover, the particular embodiments of the present invention described herein are provided by way of example and should not be used to limit the scope of the invention to these particular embodiments. In other instances, well-known circuits, control signals, timing protocols, and software operations have not been shown in detail in order to avoid unnecessarily obscuring the invention.
A memory array may be implemented that utilizes a memory cell that exhibits certain threshold voltage properties. By exhibit certain threshold voltage properties, it is meant that the memory cell may have or may appear to have a particular threshold voltage. The memory cell may or may not experience a threshold event when exhibiting the certain threshold voltage properties. The threshold voltage exhibited by the memory cell may depend on the relative voltage polarities of read and write pulses applied across the cell. For example, the memory cell may exhibit a first threshold voltage when read if the memory cell was written to and then read with the same voltage polarity. The memory cell may exhibit a second threshold voltage when read if the memory cell was written to and then read with different (e.g., opposite) voltage polarities. The threshold voltage properties of the memory cell may allow the memory cell to act as a selector device and a memory element. The memory cell may include a single layer of material between electrodes in some embodiments. Such a memory cell structure may facilitate a simplified architecture for a cross-point memory array and/or other memory architectures. The simplified architecture may require fewer layers, which may reduce processing steps during manufacture.
A logic state may be written to the memory cell, which may correspond to one or more bits of data. The memory cell may be written to by applying voltages of different polarities. The memory cell may be read by applying voltages of a single polarity. The writing and reading protocols may take advantage of different threshold voltages of the memory cell that result from the different polarities. The memory cell may require short, relatively low power pulses to read and write. In some embodiments, the memory cell may include a chalcogenide material. However, the chalcogenide material may or may not undergo a phase change during reading and/or writing. In some embodiments, the chalcogenide material may not be a phase change material. The memory cell may have less thermal disturb compared to traditional phase change memory architectures.
The memory cell 115 may be written to store one of at least two different logic states (e.g., ‘1,’ ‘0’) by a write operation. In some embodiments, the different logic states may be represented by different threshold voltages (VTH) of the memory cell 115. For example, a ‘1’ logic state may be represented by a first VTH and a ‘0’ logic state may be represented by a second VTH. The threshold voltage the memory cell 115 exhibits may be based on a polarity of a write pulse applied to the memory cell 115 during a write operation and a polarity of a read pulse applied to the memory cell 115 during a read operation. The write pulse and read pulse may be applied to the memory cell 115 using the first and second access lines 105 and 125.
The memory cell 115 may be configured as a two-terminal device between the BL 125 and WL 105 in some embodiments. A first logic state may be written to the memory cell 115 by applying a voltage (e.g., a write pulse) across the memory cell 115 in a first polarity. A second logic state may be written to the memory cell 115 by applying a voltage (e.g., a write pulse) across the memory cell 115 in a second polarity, which may be opposite to the first polarity. The memory cell 115 is read by applying a voltage (e.g., a read pulse) across the terminals. In some embodiments, the memory cell 115 is read by applying a voltage across the memory cell 115 in the first polarity. In other embodiments, the memory cell 115 is read by applying a voltage across the memory cell 115 in the second polarity. The memory cell 115 may always be read with the same polarity. When the memory cell 115 is read with a voltage in the same voltage polarity with which the memory cell 115 was written, the memory cell 115 may exhibit a first VTH. When the memory cell 115 is read with a voltage in the opposite voltage polarity with which the memory cell 115 was written, the memory cell may exhibit a second VTH. The different threshold voltages may be used to represent different logic states.
When the memory cell 115 is a two-terminal device, the relative values of the voltages between the terminals determines the magnitude and the polarity of the voltage applied across the memory cell 115. For example, providing a voltage of 3V to the BL 125 and 0V to WL 105 results in the same magnitude and polarity of voltage as providing a voltage of 6V at BL 125 and 3V at WL 105. Other non-negative (e.g., 0V or greater), negative, and/or positive voltages may be provided to the memory access lines in some embodiments. As used herein, forward polarity indicates that the BL 125 is set at a higher voltage than the WL 105 and reverse polarity indicates that the BL 125 is set at a lower voltage than the WL 105. However, the use of “forward” and “reverse” polarities is by way of example, and the embodiments of the invention are not limited to those of the particular polarity direction described herein.
As shown in
As shown in
As shown in
In contrast to the read pulses described in reference to
Write pulse 410 may apply a voltage VW0 to the memory cell in a second polarity (e.g., bit line at −6V and word line at 0V or bit line at 0V and word line at 6V). Write pulse 410 may have the opposite polarity of write pulse 405 and read pulses, such as the read pulses illustrated in
In some embodiments VW0 and VW1 may have the same voltage magnitude. In some embodiments, VW0 and VW1 may have different magnitudes. The magnitudes of VW0 and VW1 may be selected to be greater than or equal to the greater of threshold voltages VTH0 and VTH1 of State0 and State1, respectively. For example, |VW0|=|VW1|=6V, VTH1=4.5V, and VTH0=5.5V. In some embodiments, the write pulses may have the same magnitude as read pulses. In some embodiments, the write pulses may have greater magnitudes than the read pulses.
As illustrated in
A variety of writing and reading protocols may be used with a memory cell having the threshold voltage properties as described in reference to
A read pulse of voltage VR may be applied to the memory cell. The read pulse may be the same polarity each time the read pulse is applied. In
A sense amplifier coupled to a bit line associated with the read memory cell may be used to detect a current through the memory cell. The sense amplifier may be configured to sense the current through the memory cell responsive to the read operation and provide an output signal indicative of the logic state stored by the memory cell. The sense amplifier may be included in a memory that includes the memory cell. For example, the sense amplifier may be included with other read and write circuits, decoding circuits, register circuits, etc. of the memory that may be coupled to a memory array.
When a read pulse is applied to a memory cell in State1, the memory cell conducts current due to the read pulse exceeding the threshold voltage of the memory cell. The sense amplifier may detect a current IS through the memory cell. When a read pulse is applied to a memory cell in State0, the memory cell does not conduct current due to the read pulse not exceeding the threshold voltage of the memory cell. The sense amplifier may detect little or no current through the memory cell. A threshold current ITH may be defined for sensing the logic state stored by the memory cell. The threshold current ITH may be set above a current that may pass through the memory cell when the memory cell does not threshold in response to the read pulse, but equal to or below an expected current through the memory cell when the memory cell does threshold in response to the read pulse. That is, the threshold current ITH should be higher than a leakage current of the bit line and/or word line. When sense amplifier detects Is≥ITH, State1 may be read from the memory cell. When sense amplifier detects Is<ITH, State0 may be read from the memory cell. In some embodiments, a logic state stored by a memory cell may be based on a resulting voltage from the IS current in response to a read pulse. For example, the resulting voltage may be compared relative to a reference voltage, with a resulting voltage less than the reference voltage corresponding to a first logic state and a resulting voltage greater than the reference voltage corresponding to a second logic state.
The method 500 for reading a memory cell may be non-destructive. That is, the logic state of the memory cell may not need to be rewritten after the memory cell is read. In some embodiments, the logic state of the memory cell may be refreshed at periodic intervals by applying the appropriate write pulse in order to maintain the stored logic states. Refreshing the memory cell may reduce or eliminate read disturb errors. In some embodiments, refreshing the logic state of the memory cell may not be needed.
At Step 605, read pulse Read1 is applied to the memory cell. A first threshold voltage VTHF of the memory cell is measured at Step 610. At Step 615, read pulse Read2 is applied to the memory cell, and a second threshold voltage VTHS is measured at 620. In some embodiments, the measuring of the threshold voltage of the memory cell may be performed concurrently with the application of the read pulses. For example, as the Read1 pulse ramps to the maximum voltage VR, the voltage at which the memory cell conducts current is determined and represents the first threshold voltage VTHF. Likewise, as the Read2 pulse ramps to the maximum voltage VR, the voltage at which the memory cell conducts current is determined and represents the second threshold voltage VTHS.
At Step 625, the difference between VTHF and VTHS is determined. As described previously, if a memory cell is written with a write pulse having a polarity opposite the read pulse, the memory cell will exhibit a higher threshold voltage when read. However, if the read pulse has a voltage high enough to threshold the memory cell, the memory cell will exhibit a lower threshold voltage during a subsequent read. This property is illustrated in
In some embodiments, Read1 and Read2 may not ramp all the way to VR. Rather, Read1 and Read2 may ramp only until a respective threshold voltage has been detected.
The method 600 for reading a memory cell may be destructive. That is, the application of Read1 and Read2 change the threshold voltage of the memory cell, and thus, change the logic state of the memory cell. Consequently, the logic state of the memory cell may need to be rewritten after the memory cell is read. For example, a memory cell in State0 may change to State1 during the read operation. The logic state of the memory cell may be rewritten following Step 625.
Although Read1 and Read2 have been described with reference to
In an alternative embodiment not shown in
In some embodiments, a memory cell may be written to by a single write pulse of either a first or a second polarity as previously described in reference to
At Step 805, a read pulse is applied to the memory cell and the logic state of the memory cell is sensed at Step 810. In some embodiments, reading the memory cell at Steps 805 and 810 may be implemented using the method 500 shown in
Other writing and reading protocols and/or modifications to the protocols described herein may be used without departing from the principles of the disclosure. For example, in some methods, sensing currents and/or voltages may be limited to a specific time period. The time period may be from the initiation of a read pulse to a point in time after the initiation of the read pulse (e.g., 20 ns). In some embodiments, a memory cell may be read in a forward polarity and written in either the forward or reverse polarity. In some embodiments, the memory cell may be read in a reverse polarity and written in either the forward or reverse polarity.
In some embodiments, the chalcogenide material of the memory cell may exhibit a greater difference between threshold voltages of two logic states when read in a reverse polarity. In some embodiments, the chalcogenide material of the memory cell may exhibit a greater difference between threshold voltages of two logic states when read in a forward polarity. The polarity of the read pulses may be selected to provide the greatest difference between threshold voltages.
In an alternative embodiment of the disclosure, the protocols for reading and writing a memory cell with different voltage polarities as described in reference to
Commands, address information, and write data may be provided to the memory 1100 as sets of sequential input/output (I/O) transmitted through an I/O bus 1128. Similarly, read data may be provided from the memory 100 through the I/O bus 1128. A data strobe signal DQS may be transmitted through a data strobe bus 130. The DQS signal may be used to provide timing information for the transfer of data to the memory or from the memory. The I/O bus 1128 is connected to an I/O control circuit 1120 that routes data signals, address information signals, and other signals between the I/O bus 1128 and an internal data bus 1122, an internal address bus 1124, and an internal command bus 1126. An address register 1125 may be provided address information by the I/O control circuit 1120 to be temporarily stored. The I/O control circuit 1120 is coupled to a status register 1134 through a status register bus 1132. Status bits stored by the status register 1134 may be provided by the I/O control circuit 1120 responsive to a read status command provided to the memory 1100. The status bits may have respective values to indicate a status condition of various aspects of the memory and its operation.
The memory 1100 also includes a control logic 1110 that receives a number of control signals either externally (e.g., CE#, CLE, ALE, CLK, W/R#, and WP#) or through the command bus 1126 to control the operation of the memory 1100. A command register 1136 is coupled to the internal command bus 1126 to store information received by the I/O control circuit 1120 and provide the information to the control logic 1110. The control logic 1110 may further access a status register 134 through the status register bus 1132, for example, to update the status bits as status conditions change. The control logic 1110 is further coupled to a ready/busy circuit 1138 to control a value (e.g., logic value) of a ready/busy signal R/B# that may be provided by the memory 1100 to indicate whether the memory is ready for an operation or is busy. The control logic 1110 may be configured to provide internal control signals to various circuits of the memory 1100. For example, responsive to receiving a memory access command (e.g., read, write, program), the control logic 1110 may provide internal control signals to control various memory access circuits to perform a memory access operation. The various memory access circuits are used during the memory access operation, and may generally include circuits such as row and column decoders, signal line drivers, data 1180 and cache registers 1170, I/O circuits, as well as others.
The address register 1125 provides block-row address signals to a row decoder 1140 and column address signals to a column decoder 1150. The row decoder 1140 and column decoder 1150 may be used to select blocks of memory cells for memory operations, for example, read, program, and erase operations. The row decoder 1140 and/or the column decoder 1150 may include one or more signal line drivers configured to provide a biasing signal to one or more of the signal lines in the memory array 1160.
In some embodiments, during a write operation on a memory cell of the memory array 1160, a first voltage (e.g., 0V) may be provided to a selected word and a second voltage may be provided to a selected bit line. The memory cell may be at the intersection of the selected word line and bit line. The second voltage may be higher or lower than the voltage provided to the word line, based on the logic state to be stored at the address corresponding to the selected word line and bit line (e.g., −6V for ‘1’ and +6V for ‘0’). In some embodiments, during a write operation, the selected bit line may always be provided a specific voltage, and the word line may be provided a voltage higher or lower than the voltage of the bit line, based on the logic state to be stored at the address.
In some embodiments, during a read operation on a memory cell, a first voltage (e.g., 0V) may be provided to a selected word line and a second voltage (e.g., −5V, +5V) may be provided to a selected bit line. The memory cell may be at the intersection of the selected word line and bit line. The second voltage may be greater than or less than the first voltage provided to the word line, however, the second voltage may provide the same voltage polarity for every read operation. The logic state of the memory cell may be sensed by a sense amplifier coupled to the selected bit line. The sensed logic state of the memory cell may be provided to the data register 180.
The memory cells 1225 can be resistance variable memory cells, e.g., RRAM cells, CBRAM cells, PCRAM cells, and/or STT-RAM cells, among other types of memory cells. The memory cell 1225 can include a material programmable to different data states (e.g., chalcogenide). For instance, the memory cell 1225 may be written to store particular levels corresponding to particular data states responsive to applied writing voltage and/or current pulses, for instance. Embodiments are not limited to a particular material or materials. For instance, the material can be a chalcogenide formed of various doped or undoped materials. Other examples of materials that can be used to form storage elements include binary metal oxide materials, colossal magnetoresistive materials, and/or various polymer based resistance variable materials, among others.
In operation, the memory cells 1225 of array 1200 can be written to by applying a voltage, e.g., a write voltage, across the memory cells 1225 via selected word lines 1230-0, 1230-1, . . . , 1230-N and bit lines 1220-0, 1220-1, . . . , 1220-M. A sensing, e.g., read, operation can be used to determine the data state of a memory cell 1225 by sensing current, for example, on a bit line 1220-0, 1220-1, . . . , 1220-M corresponding to the respective memory cell responsive to a particular voltage applied to the selected word line 1230-0, 1230-1, . . . , 1230-N to which the respective cell is coupled.
Memories in accordance with embodiments of the present invention may be used in any of a variety of electronic devices including, but not limited to, computing systems, electronic storage systems, cameras, phones, wireless devices, displays, chip sets, set top boxes, or gaming systems.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Tortorelli, Innocenzo, Tang, Stephen, Papagianni, Christina
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10134470, | Nov 04 2015 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatuses and methods including memory and operation of same |
10157670, | Oct 28 2016 | Micron Technology, Inc. | Apparatuses including memory cells and methods of operation of same |
10163506, | Oct 28 2016 | Micron Technology, Inc. | Apparatuses including memory cells and methods of operation of same |
4063224, | Apr 03 1975 | Siemens Aktiengesellschaft | Circuit for the production of read-out pulses |
7106625, | Jul 06 2004 | Macronix International Co, td | Charge trapping non-volatile memory with two trapping locations per gate, and method for operating same |
7200045, | Dec 30 2004 | MACRONIX INTERNATIONAL COMPANY, LTD. | Method for programming a charge-trapping nonvolatile memory cell by raised-Vs channel initialed secondary electron injection (CHISEL) |
7289359, | Sep 09 2005 | Macronix International Co., Ltd. | Systems and methods for using a single reference cell in a dual bit flash memory |
7295407, | Sep 29 2000 | Kabushiki Kaisha Toshiba | Magnetoresistance effect element, magnetic head and magnetic reproducing system |
7324377, | Oct 29 2004 | Macronix International Co., Ltd. | Apparatus and method for programming and erasing virtual ground EEPROM without disturbing adjacent cells |
7394680, | Jun 12 2007 | TOSHIBA MEMORY CORPORATION | Resistance change memory device having a variable resistance element with a recording layer electrode served as a cation source in a write or erase mode |
7515461, | Jan 05 2007 | SAMSUNG ELECTRONICS CO , LTD | Current compliant sensing architecture for multilevel phase change memory |
8077505, | May 07 2008 | Macronix International Co., Ltd.; MACRONIX INTERNATIONAL CO , LTD | Bipolar switching of phase change device |
8111541, | Dec 07 2006 | Macronix International Co., Ltd. | Method of a multi-level cell resistance random access memory with metal oxides |
8299571, | Dec 16 2009 | Kioxia Corporation | Resistance-change memory cell array |
8450713, | Feb 27 2009 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and manufacturing method for same |
8729523, | Aug 31 2012 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Three dimensional memory array architecture |
8829646, | Apr 27 2009 | MACRONIX INTERNATIONAL CO , LTD | Integrated circuit 3D memory array and manufacturing method |
8841649, | Aug 31 2012 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Three dimensional memory array architecture |
9105838, | Feb 18 2011 | Kioxia Corporation | Nonvolatile variable resistive device |
9728584, | Jun 11 2013 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Three dimensional memory array with select device |
9799381, | Sep 28 2016 | Intel Corporation | Double-polarity memory read |
9805794, | May 19 2015 | Crossbar, Inc. | Enhanced erasing of two-terminal memory |
9978810, | Nov 04 2015 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Three-dimensional memory apparatuses and methods of use |
20040042259, | |||
20040062071, | |||
20070047300, | |||
20080025089, | |||
20080112211, | |||
20080205147, | |||
20090020745, | |||
20090034325, | |||
20090040813, | |||
20090109737, | |||
20090154222, | |||
20090201740, | |||
20090279350, | |||
20100020606, | |||
20100067291, | |||
20100208508, | |||
20100226163, | |||
20100284211, | |||
20110294290, | |||
20110316063, | |||
20120327708, | |||
20130026438, | |||
20130044534, | |||
20130078776, | |||
20130094275, | |||
20130135924, | |||
20130200326, | |||
20130229846, | |||
20130322167, | |||
20140043911, | |||
20140061574, | |||
20140061577, | |||
20140063898, | |||
20140077142, | |||
20140131653, | |||
20140192585, | |||
20140217349, | |||
20150187416, | |||
20150243336, | |||
20150287460, | |||
20150311031, | |||
20150311256, | |||
20160126455, | |||
20160133319, | |||
20160225459, | |||
20160240249, | |||
20160336066, | |||
20170125097, | |||
20170125484, | |||
20170330916, | |||
20180040370, | |||
20180122468, | |||
20180122472, | |||
20180138240, | |||
20180138241, | |||
20190006006, | |||
CN104871313, | |||
JP2007220281, | |||
JP2009534835, | |||
TW201145279, | |||
TW201212318, | |||
TW201515197, | |||
WO2011121970, | |||
WO20140176075, | |||
WO2017078932, | |||
WO2017078988, | |||
WO2018031217, | |||
WO2018080615, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 30 2015 | TANG, STEPHEN | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046937 | /0612 | |
Oct 30 2015 | PAPAGIANNI, CHRISTINA | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046937 | /0612 | |
Nov 04 2015 | TORTORELLI, INNOCENZO | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046937 | /0612 | |
Sep 21 2018 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 16 2019 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | SUPPLEMENT NO 12 TO PATENT SECURITY AGREEMENT | 048948 | /0677 | |
Apr 16 2019 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SUPPLEMENT NO 3 TO PATENT SECURITY AGREEMENT | 048951 | /0902 |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Aug 13 2022 | 4 years fee payment window open |
Feb 13 2023 | 6 months grace period start (w surcharge) |
Aug 13 2023 | patent expiry (for year 4) |
Aug 13 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 13 2026 | 8 years fee payment window open |
Feb 13 2027 | 6 months grace period start (w surcharge) |
Aug 13 2027 | patent expiry (for year 8) |
Aug 13 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 13 2030 | 12 years fee payment window open |
Feb 13 2031 | 6 months grace period start (w surcharge) |
Aug 13 2031 | patent expiry (for year 12) |
Aug 13 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |