A clock and data recovery device includes a data analysis circuit, a loop filter circuit, and a phase adjust circuit. The data analysis circuit is configured to generate an error signal according to input data, a first clock signal, and a second clock signal. The loop filter circuit is configured to generate an adjust signal according to the error signal. A phase filter circuit is configured to generate a first control signal according to the error signal. A switching element of a first frequency filter circuit is configured to output a second control signal according to the error signal and a first switching signal that has a first period. A first adder is configured to generate the adjust signal according to the first control signal and the second control signal. The phase adjust circuit is configured to adjust the first clock signal and the second clock signal.
|
1. A clock and data recovery device, comprising:
a data analysis circuit configured to generate an error signal according to an input data, a first clock signal, and a second clock signal, wherein the input data is processed with a spread spectrum clock;
a loop filter circuit comprises:
a phase filter circuit configured to generate a first control signal according to the error signal;
a first frequency filter circuit configured to generate a second control signal according to the error signal; and
a first adder configured to generate an adjust signal according to the first control signal and the second control signal,
wherein the first frequency filter circuit comprises:
a first sigma delta modulator configured to receive the error signal and output a first modulation signal;
a first integrator configured to receive the first modulation signal to generate a first integral signal;
a first counter configured to count the first integral signal to generate a first counted signal; and
a switching element configured to transmit the first counted signal into the first adder alternatively by a first switching signal with a period corresponding to a period of the spread spectrum clock, for forming the second control signal; and
a phase adjust circuit configured to adjust the first clock signal and the second clock signal according to the adjust signal.
13. A clock and data recovery method, comprising:
generating an error signal, by a data analysis circuit, according to an input data, a first clock signal, and a second clock signal, wherein the input data is processed with a spread spectrum clock;
generating a first control signal, by a phase filter circuit, according to the error signal;
accumulating the error signal, by a first sigma delta modulator of a first frequency filter circuit, to generate a first accumulated value, wherein the first frequency filter circuit further comprises a first integrator, a first counter, and a switching element;
outputting a first modulation signal, by the first sigma delta modulator, according to the first accumulated value and a first frequency threshold value;
accumulating the first modulation signal, by the first integrator, to generate a first integral signal;
counting the first integral signal, by the first counter, to generate a first counted signal;
utilizing the switching element to transmit the first counted signal into a first adder alternatively by a first switching signal with a period corresponding to a period of the spread spectrum clock, for forming a second control signal;
generating an adjust signal, by the first adder, according to the first control signal and the second control signal; and
adjusting the first clock signal and the second clock signal, by a phase adjust circuit, according to the adjust signal.
2. The clock and data recovery device of
3. The clock and data recovery device of
4. The clock and data recovery device of
5. The clock and data recovery device of
a second switch configured to be turned on according to a second switching signal, so as to transmit the first modulation signal to the first integrator.
6. The clock and data recovery device of
7. The clock and data recovery device of
a second frequency filter circuit configured to generate a third control signal according to the error signal; and
a second adder configured to generate a fourth control signal according to the first control signal and the third control signal,
wherein the first adder is further configured to generate the adjust signal according to the fourth control signal and the second control signal.
8. The clock and data recovery device of
a second sigma delta modulator configured to accumulate the error signal to generate a second accumulated value, and to output a second modulation signal according to the second accumulated value and a second frequency threshold value;
a second integrator configured to accumulate the second modulation signal to generate a second integral signal; and
a second counter configured to count the second integral signal to generate the third control signal.
9. The clock and data recovery device of
10. The clock and data recovery device of
11. The clock and data recovery device of
12. The clock and data recovery device of
14. The clock and data recovery method of
multiplying the first counted signal and the first switching signal, by the switching element, so as to generate the second control signal,
wherein the switching element comprises a multiplier.
15. The clock and data recovery method of
the switching element comprises a first switch.
16. The clock and data recovery method of
generating a third control signal, by a second frequency filter circuit, according to the error signal;
generating a fourth control signal, by a second adder, according to the first control signal and the third control signal; and
generating the adjust signal, by the first adder, according to the fourth control signal and the second control signal.
17. The clock and data recovery method of
accumulating the error signal, by a second sigma delta modulator, to generate a second accumulated value;
outputting a second modulation signal, by the second sigma delta modulator, according to the second accumulated value and a second frequency threshold value;
accumulating the second modulation signal, by a second integrator, to generate a second integral signal; and
counting the second integral signal, by a second counter, to generate the third control signal.
18. The clock and data recovery method of
19. The clock and data recovery method of
in a first mode, maintaining the first switching signal as a first voltage level; and
in a second mode, switching the first switching signal between the first voltage level and a second voltage level,
wherein the first voltage level is different from the second voltage level.
|
The present disclosure relates to a clock and data recovery technology. More particularly, the present disclosure relates to a clock and data recovery device and a clock and data recovery method.
With the rapid development of integrated circuit (IC) technology, operating speeds of integrated circuits have been significantly increased. When the operating speeds of integrated circuits increase, the probability of generating errors between data transmitted by a transmitter and data received by a receiver increases. A clock and data recovery (CDR) device is commonly utilized to assure that data may be correctly received by the receiver.
In addition, a spread spectrum technology is applied in data transmission, so as to prevent the transmitted data from interfering with other electronic devices. However, this may introduce more errors or jitters to data.
One embodiment of the present disclosure is related to a clock and data recovery device. The clock and data recovery device includes a data analysis circuit, a loop filter circuit, and a phase adjust circuit. The data analysis circuit is configured to generate an error signal according to input data, a first clock signal, and a second clock signal. The loop filter circuit is configured to generate an adjust signal according to the error signal. The loop filter circuit includes a phase filter circuit, a first frequency filter circuit, and a first adder. The phase filter circuit is configured to generate a first control signal according to the error signal. The first frequency filter circuit includes a switching element, and the switching element is configured to output a second control signal according to the error signal and a first switching signal. The first switching signal has a first period. The first adder is configured to generate the adjust signal according to the first control signal and the second control signal. The phase adjust circuit is configured to adjust the first clock signal and the second clock signal according to the adjust signal.
Another embodiment of the present disclosure is related to a clock and data recovery method. The clock and data recovery method includes: generating an error signal, by a data analysis circuit, according to an input data, a first clock signal, and a second clock signal; generating a first control signal, by a phase filter circuit, according to the error signal; outputting a second control signal, by a switching element of a first frequency filter circuit, according to the error signal and a first switching signal that has a first period; generating an adjust signal, by a first adder, according to the first control signal and the second control signal; and adjusting the first clock signal and the second clock signal, by a phase adjust circuit, according to the adjust signal.
As the above embodiments, the clock and data recovery device and the clock and data recovery method of this disclosure reduce dynamic frequency offsets (for example, SSC offsets) of data, so as to reduce jitters of signals.
It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the disclosure as claimed.
The disclosure can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
Reference will now be made in detail to the present embodiments of the disclosure, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. The embodiments below are described in detail with the accompanying drawings, but the examples provided are not intended to limit the scope of the disclosure covered by the description. The structure and operation are not intended to limit the execution order. Any structure regrouped by elements, which has an equal effect, is covered by the scope of the present disclosure.
Moreover, the drawings are for the purpose of illustration only, and are not in accordance with the size of the original drawing. The components in description are described with the same number to understand.
Unless otherwise defined, all terms used in this specification and claims generally have their ordinary meaning in the art, within the context of the disclosure, and in the specific context where each term is used. Certain terms that are used to describe the disclosure are discussed below, or elsewhere in the specification, to provide additional guidance to the practitioner regarding the description of the disclosure.
As used herein with respect to the “first”, “second” . . . is not special order or pick the alleged meaning, but simply to distinguish the operation described in the same terms or elements of it.
As used herein, “coupled” may refer to two or more elements are in “direct” physical or electrical contact made, or “indirectly”, as a mutual entity or electrical contact, and may also refer to two or more elements are operating or action.
Reference is now made to
The data analysis circuit 120 is configured to receive input data DATA. In some embodiments, the input data DATA is data processed with a spread spectrum clock (SSC). The SSC is a clock modulated by a spread spectrum technique. For example, the clock is modulated by a triangle wave. The modulation frequency is, for example, 30-33 kHz. The modulation deviation is, for example, 5000 ppm. With the SSC, the electromagnetic interference (EMI) could be reduced.
The data analysis circuit 120 is configured to generate an error signal VE according to the input data DATA, a clock signal CLK1, and a clock signal CLK2. In some embodiments, the data analysis circuit 120 includes two samplers (not shown) and one phase detector (not shown). One of the two samplers is configured to sample the input data DATA according to the clock signal CLK1. The other one of the two samplers is configured to sample the input data DATA according to the clock signal CLK2. The phase detector is configured to compare values sampled from the two samplers, to generate the error signal VE. In some embodiments, the clock signal CLK1 and the clock signal CLK2 are different in phase by 90 degrees.
The configurations of the data analysis circuit 120 are given for illustrative purposes only. Various configurations of the data analysis circuit 120 are within the contemplated scope of the present disclosure.
The loop filter circuit 140 is configured to generate an adjust signal VA according to the error signal VE. The detailed configurations of the loop filter circuit 140 are described in following paragraphs with reference to
The phase adjust circuit 160 is configured to adjust the clock signal CLK1 and the clock signal CLK2 according to the adjust signal VA. In some embodiments, the phase adjust circuit 160 includes a phase interpolator (not shown) and a clock signal generator (not shown). The phase interpolator is electrically coupled to the loop filter circuit 140. The phase interpolator is configured to receive the adjust signal VA, and to generate a phase adjust signal (not shown). The clock signal generator is electrically coupled to and controlled by the phase interpolator. For example, the clock signal generator is configured to receive the phase adjust signal, and to dynamically adjust the clock signal CLK1 and the clock signal CLK2 according to the phase adjust signal. In some embodiments, the clock signal generator increases or reduces the clock cycle of both of the clock signal CLK1 and the clock signal CLK2.
The configurations of the phase adjust circuit 160 are given for illustrative purposes only. Various configurations of the phase adjust circuit 160 are within the contemplated scope of the present disclosure.
In some embodiments, a feedback mechanism is formed by the data analysis circuit 120, the loop filter circuit 140, and the phase adjust circuit 160. In various embodiments, with the feedback mechanism, the clock signal CLK1 and the clock signal CLK2 can be adjusted to reduce phase and frequency offsets present in the input data DATA, in order to reduce jitters of signals. The detailed operations regarding the feedback mechanism are discussed with reference to
The following paragraphs provide certain embodiments associated with the loop filter circuit 140. It is noted that the following embodiments are given for illustrative purposes only. Various circuits to implement the functions of the loop filter circuit 140 in the present disclosure are within the contemplated scope of the present disclosure.
Reference is now made to
As illustratively shown in
The phase filter circuit 220 is configured to receive the error signal VE from the data analysis circuit 120 in
In some embodiments, the phase filter circuit 220 includes a sigma delta modulator 222. The sigma delta modulator 222 is electrically coupled to the data analysis circuit 120 in
As described above, the sign of control signal C1 is corresponding to the sign of phase offsets of the input data DATA, while the frequency of the control signal C1 is corresponding to the magnitude of the phase offsets. Thus, with the arrangements of the phase filter circuit 220, the phase offsets of the input data DATA are able to be tracked.
The frequency filter circuit 240 is configured to receive the error signal VE from the data analysis circuit 120 in
In some embodiments, the frequency filter circuit 240 includes a sigma delta modulator 242, an integrator 244, a counter 246, and a switching element S1. In some embodiments, the switching element S1 is implemented with a multiplier 248, as shown in
In some embodiments, the switch SW1 is implemented with one and more transistors. Various types of the transistors, which are able to implement the switch SW1, are within the contemplated scope of the present disclosure. In some embodiments, the transistors may be bipolar junction transistors (BJTs), metal-oxide-silicon filed-effect transistors (MOSFETs), or insulated gate bipolar transistors (IGBTs).
The sigma delta modulator 242 is electrically coupled to the data analysis circuit 120 in
The switch SW1 is coupled between the sigma delta modulator 242 and the integrator 244. The switch SW1 is configured to receive a switching signal N2. The switch SW1 is turned on or turned off according to the switching signal N2. When the switch SW1 is turned on, the switch SW1 is configured to transmit the modulation signal AF1 to the integrator 244. The integrator 244 is configured to accumulate the modulation signal AF1 to generate an integral signal AF2. The counter 246 is electrically coupled to the integrator 244 to receive the integral signal AF2. The counter 246 is configured to count up and/or down according to the integral signal AF2 to generate a counted signal AF3. In some embodiments, a counting sequence of the counter 246 is controlled by the integral signal AF2. In other words, when the accumulated value AFac is larger than the frequency threshold value MFac, the sigma delta modulator 242 switches the value of the modulation signal AF1, such that the counter 246 starts counting. The multiplier 248 is electrically coupled to the counter 246 to receive the counted signal AF3. The multiplier 248 is configured to multiply the counted signal AF3 and the switching signal N1, in order to generate the control signal C2.
In some embodiments, the frequency filter circuit 240 is operated in one of an adaptation mode and a convergence mode according to the switching signals N1 and N2. In some embodiments, in the adaptation mode, the switching element SW1 is turned on by the switching signal N2, in order to transmit the modulation signal AF1 to the integrator 244. Under this condition, the counter 246 counts up and/or down based on the integral signal AF2 to generate the counted signal AF3. In addition, in the adaptation mode, the logic value of the switching signal N1 is substantially equal to 0. Thus, the control signal C2 outputted from the multiplier 248 is substantially equal to 0. Effectively, in the adaptation mode, the counted signal AF3 does not affect the value of the control signal C2.
In some embodiments, in the convergence mode, the switching element SW1 is turned off by the switching signal N2. As a result, the integrator 244 stops receiving the modulation signal AF1. Under this condition, the counter 246 finishes counting, and the value of the counted signal AF3 is fixed. In addition, in the convergence mode, the logic value of the switching signal N1 is controlled to be switched between 1 and 0 in a predetermined period. As described above, in some embodiments, the input data DATA is processed with the SSC, and the predetermined period of the switching signal N1 is thus associated with the period of the SSC. When the logic value of the switching signal N1 is 1, the multiplier 248 outputs the counted signal AF3 as the control signal C2. When the logic value of the switching signal N1 is 0, the multiplier 248 outputs a signal having the logic value of 0 as the control signal C2. Since the switching signal N1 is switched between 1 and 0 in the predetermined period, the control signal C2 hence has a period that is the same as the predetermined period of the switching N1. In other words, the counted signal AF3 is repeated to be outputted, by the multiplier 248, as the control signal C2 with the predetermined period.
In some embodiments, the above-mentioned logic value of 1 corresponds to a first voltage level, and the above-mentioned logic value of 0 corresponds to a second voltage level. In some embodiments, the first voltage level is different from the second voltage level. In some further embodiments, the first voltage level is higher than the second voltage level.
The configurations of the frequency filter circuit 240 are given for illustrative purposes only. Various configurations of the frequency filter circuit 240 are within the contemplated scope of the present disclosure.
As described above, the period of the control signal C2 is corresponding to the period of the dynamic frequency offsets (for example, SSC offsets) of the input data DATA. Thus, with the arrangements of the phase filter circuit 240, the dynamic frequency offsets of the input data DATA are able to be tracked.
The adder 260 is configured to generate the adjust signal VA according to the control signal C1 and the control signal C2. In detail, the adder 260 adds the control signal C1 and the control signal C2, to generate the adjust signal VA. The adjust signal VA is received by the phase adjust circuit 160 in
As described above, the control signal C1 is corresponding to the phase offsets of the input date DATA, and the control signal C2 is corresponding to the dynamic frequency offsets (for example, SSC offsets) of the input data DATA. Thus, in some embodiments, the clock and data recovery device 100 is able to reduce the phase offsets and the dynamic frequency offsets (for example, SSC offsets) of the input data DATA according to the control signal C1 and the control signal C2.
In some embodiments, the clock and data recovery device 100 is implemented with all-digital circuits. In this example, the clock and data recovery device 100 is able to have advantages of scalability and robustness.
Reference is now made to
As illustratively shown in
The frequency filter circuit 280 is configured to receive the error signal VE from the data analysis circuit 120 in
In some embodiments, the frequency filter circuit 280 includes a sigma delta modulator 282, an integrator 284, and a counter 286. The sigma delta modulator 282 is electrically coupled to the data analysis circuit 120 in
The integrator 284 is electrically coupled to the sigma delta modulator 282. The integrator 284 is configured to accumulate the modulation signal DF1 to generate an integral signal DF2. The counter 286 is electrically coupled to the integrator 284. The counter 286 is configured to count up and/or down the integral signal DF2 to generate the control signal C3. In some embodiments, when the accumulated value AFdc is larger than the frequency threshold value MFdc, the sigma delta modulator 282 switches the value of the modulation signal DF1, such that the counter 286 starts counting, to generate the control signal C3.
The configurations of the frequency filter circuit 280 are given for illustrative purposes only. Various configurations of the frequency filter circuit 280 are within the contemplated scope of the present disclosure.
In some embodiments, the frequency filter circuit 280 is configured to track a DC frequency offsets of the input data DATA, and the frequency filter circuit 240 is configured to track the dynamic frequency offsets (for example, SSC offsets) of the input data DATA. Accordingly, in some embodiments, the frequency threshold value MFac is set to be smaller than the frequency threshold value MFdc. For example, the frequency threshold value MFdc is substantially 1000 times of the frequency threshold value MFac. The values of the frequency threshold values MFac and MFdc are given for illustrative purposes only. Various values of the frequency threshold values are within the contemplated scope of the present disclosure.
Based on a setting of the frequency threshold value MFdc, the control signal C3 generated from the frequency filter circuit 280 is corresponding to DC frequency offsets of the input data DATA. Thus, with the arrangements of the frequency filter circuit 280, the DC frequency offsets of the input data DATA are able to be tracked.
In some embodiments, the phase threshold value MP, the frequency threshold value MFdc, and the frequency threshold value MFac are able to be adjusted dynamically by an external program or a circuit, to adjust the bandwidth of the loop filter circuit 140b. In some embodiments, the phase threshold value MP, the frequency threshold value MFdc, and the frequency threshold value MFac are adjusted to be different from each other.
The adder 290 is configured to generate the control signal C4 according to the control signal C1 and the control signal C3. In detail, the adder 290 adds the control signal C1 and the control signal C3, to generate the control signal C4. As described above, the control signal C1 is corresponding to the phase offsets of the input data DATA and the control signal C3 is corresponding to the DC frequency offsets of the input data DATA, the control signal C4 is hence corresponding to the phase offsets and the DC frequency offsets of the input data DATA.
The adder 260 is configured to add the control signal C4 and the control signal C2, to generate the adjust signal VA. The adjust signal VA is received by the phase adjust circuit 160 in
As described above, the control signal C4 is corresponding to the phase offsets and the DC frequency offsets of the input data DATA, and the control signal C2 is corresponding to the dynamic frequency offsets (for example, SSC offsets) of the input data DATA. Thus, in some embodiments, the clock and data recovery device 100 is able to reduce the phase offsets, the DC frequency offsets, and the dynamic frequency offsets (for example, SSC offsets) of the input data DATA according to the control signal C4 and the control signal C2.
Reference is now made to
The differences between a frequency filter circuit 440 in
In some embodiments, the switch SW2 is implemented with one or more transistors. Various types of the transistors, which are able to implement the switch SW2, are within the contemplated scope of the present disclosure. In some embodiments, the transistors may be BJTs, MOSFETs, or IGBTs.
The switch SW2 is electrically coupled to the counter 246 and the adder 260. The switch SW2 is configured to receive the switching signal N1. The switch SW2 is turned on or turned off according to the switching signal N1. When the switch SW2 is turned on, the switch SW2 is configured to transmit the counted signal AF3 to generate the control signal C2 to the adder 260. In other word, the counted signal AF3 is transmitted through the switch SW2 to be the control signal C2.
In some embodiments, the switch SW2, in the adaption mode, is turned off according to the switching signal N1. In some embodiments, the switching signal N1, in the convergence mode, switches between the logic value of 0 and the logic value of 1 with the predetermined period. Thus, the switch SW2, in the convergence mode, transmits the counted signal AF3 with the predetermined period to generate the control signal C2.
In some embodiments, the counted signal AF3 in stored in the counter 246, but this disclosure is not limited thereof. Other operations regarding to
In addition, the configurations of the frequency filter circuit 440 are given for illustrative purposes only. Various configurations of the frequency filter circuit 440 are within the contemplated scope of the present disclosure.
Reference is now made to
In step S502, the data analysis circuit 120 generates the error signal VE according to the input data DATA, the clock signal CLK1, and the clock signal CLK2. In some embodiments, the clock signal CLK1 and the clock signal CLK2 are different in phase by 90 degrees.
In step S504, the phase filter circuit 220 generates the control signal C1 according to the error signal VE. In some embodiments, the sigma delta modulator 222 of the phase filter circuit 220 compares the accumulated value AP with the phase threshold value MP to output the control signal C1.
In step S506, the switching element S1 of the frequency filter circuit 240 outputs the control signal C2 according to the error signal VE and the switching signal N1. In some embodiments, the switching signal N1 has the above-mentioned predetermined period. Thus, in some embodiments, the control signal C2 also has the predetermined period.
In step S508, the adder 260 generates the adjust signal VA according to the control signal C1 and the control signal C2. In some embodiments, the adder 260 adds the control signal C1 and the control signal C2 to generate the adjust signal VA.
In step S510, the phase adjust circuit 160 adjusts the clock signal CLK1 and the clock signal CLK2. In some embodiments, the phase adjust circuit 160 is configured to increase or reduce the clock cycles of both of the clock signal CLK1 and the clock signal CLK2.
The above description of the clock and data recovery method 500 includes exemplary operations, but the operations of the clock and data recovery method 500 are not necessarily performed in the order described. The order of the operations of the clock and data recovery method 500 disclosed in the present disclosure are able to be changed, or the operations are able to be executed simultaneously or partially simultaneously as appropriate, in accordance with the spirit and scope of various embodiments of the present disclosure.
As the above embodiments, the clock and data recovery device and the clock and data recovery method of this disclosure reduce dynamic frequency offsets (for example, SSC offsets) of data, so as to reduce jitters of signals.
Although the present disclosure has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.
Chen, Yen-Chung, Wu, Cheng-Hung, Kang, Wen-Juh
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5068626, | Jun 27 1989 | Sony Corporation | Charge pump circuit |
6560053, | Apr 16 1999 | Matsushita Electric Industrial Co., Ltd. | Clock recovery apparatus |
9264219, | Oct 15 2014 | GLOBAL UNICHIP CORPORATION; Taiwan Semiconductor Manufacturing Co., Ltd. | Clock and data recovery circuit and method |
20020089356, | |||
20080267336, | |||
20090003501, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 02 2016 | CHEN, YEN-CHUNG | GLOBAL UNICHIP CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042249 | /0924 | |
Sep 02 2016 | KANG, WEN-JUH | GLOBAL UNICHIP CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042249 | /0924 | |
Sep 02 2016 | CHEN, YEN-CHUNG | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042249 | /0924 | |
Sep 02 2016 | KANG, WEN-JUH | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042249 | /0924 | |
Sep 06 2016 | WU, CHENG-HUNG | GLOBAL UNICHIP CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042249 | /0924 | |
Sep 06 2016 | WU, CHENG-HUNG | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042249 | /0924 | |
May 03 2017 | GLOBAL UNICHIP CORPORATION | (assignment on the face of the patent) | / | |||
May 03 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 22 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 08 2022 | 4 years fee payment window open |
Apr 08 2023 | 6 months grace period start (w surcharge) |
Oct 08 2023 | patent expiry (for year 4) |
Oct 08 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 08 2026 | 8 years fee payment window open |
Apr 08 2027 | 6 months grace period start (w surcharge) |
Oct 08 2027 | patent expiry (for year 8) |
Oct 08 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 08 2030 | 12 years fee payment window open |
Apr 08 2031 | 6 months grace period start (w surcharge) |
Oct 08 2031 | patent expiry (for year 12) |
Oct 08 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |