A semiconductor device includes a P-type Field Effect transistor (PFET) and an NFET. The PFET includes an N-well disposed in a substrate, a first fin structure disposed over the N-well, a first liner layer disposed over the N-well, and a second liner layer disposed over the first liner layer. The first liner layer and the second liner layer include different materials. The NFET includes a P-well disposed in the substrate, a second fin structure disposed over the P-well, a third liner layer disposed over the P-well. The third liner layer and the second liner layer include the same materials.
|
12. A semiconductor device, comprising:
a first transistor that includes:
a first well disposed in a substrate;
a first fin structure disposed over and different from the first well, wherein the first fin structure includes a lower portion having a first material composition and an upper portion having a second material composition different from the first material composition;
a first liner disposed over the first well; and
a second liner disposed over the first liner, wherein the first liner and the second liner have different material compositions; and
a second transistor that includes:
a second well disposed in the substrate, wherein the first well and the second well have different types of conductivity;
an isolation structure disposed over the first well and the second well;
a second fin structure disposed over and different from the second well, wherein the second fin structure has the first material composition; and
a third liner disposed over the second well, wherein the third liner and the isolation structure have substantially coplanar upper surfaces, and wherein the second liner and the third liner have a same material composition;
wherein the first transistor includes an extra liner layer than the second transistor, and wherein an interface between the upper portion and the lower portion of the first fin structure is substantially co-planar with the upper surface of the isolation structure.
1. A semiconductor device, comprising:
a P-type Field Effect transistor (PFET) that includes:
an N-well disposed in a substrate;
an isolation structure disposed over the N-well;
a first fin structure disposed over the N-well, wherein the first fin structure includes a lower segment and an upper segment disposed over the lower segment, wherein the lower segment and the upper segment have different material compositions, and wherein the lower segment is disposed below an upper surface of the isolation structure;
a first liner layer disposed over the N-well and on sidewalls of the lower segment of the first fin structure; and
a second liner layer disposed over the first liner layer, wherein the first liner layer and the second liner layer include different materials; and
an N-type Field Effect transistor (NFET) that includes:
a P-well disposed in the substrate;
the isolation structure disposed over the P-well;
a second fin structure disposed over the P-well, wherein the second fin structure and the lower segment of the first fin structure have a same material composition, wherein the second fin structure includes a lower segment and an upper segment disposed over the lower segment, and wherein the lower segment is disposed below the upper surface of the isolation structure; and
a third liner layer disposed over the P-well and on sidewalls of the lower segment of the second fin structure, wherein the third liner layer and the second liner layer include same materials;
wherein the PFET and the NFET have different numbers of liner layers.
8. A finfet device, comprising:
a P-type Field Effect transistor (PFET) that includes:
an N-well formed in a substrate, wherein the N-well includes a first portion and a second portion that protrudes out of the first portion;
a first semiconductor layer located over the second portion of the N-well, wherein the first semiconductor layer includes silicon germanium, and wherein the second portion of the N-well and the first semiconductor layer are portions of a first fin structure of the PFET;
a first liner layer located over the first portion of the N-well and on a sidewall of the second portion of the N-well, but not over the first semiconductor layer, wherein the first liner layer includes a nitride material; and
a first segment of a second liner layer located over the first liner layer, wherein the second liner layer includes a material that causes stress to silicon; and
an N-type Field Effect transistor (NFET) that includes:
a P-well formed in the substrate, wherein the P-well includes a first portion and a second portion that protrudes out of the first portion;
a second semiconductor layer located over the second portion of the P-well, wherein the second semiconductor layer includes silicon, and wherein the second portion of the P-well and the second semiconductor layer are portions of a second fin structure of the NFET; and
a second segment of the second liner layer located over the first portion of the P-well and directly on a sidewall of the second portion of the P-well, but not over the second semiconductor layer, wherein the first liner layer and the second segment of the second liner layer have substantially similar heights.
2. The semiconductor device of
the lower segment of the first fin structure includes a silicon layer;
the upper segment of the first fin structure includes a silicon germanium layer;
the second fin structure includes a silicon layer;
the first liner layer includes a nitride material and is disposed below the upper segment of the first fin structure; and
the third liner layer includes a material configured to provide stress to the NFET.
3. The semiconductor device of
the second liner layer includes an oxide-containing material; and
the third liner layer includes the oxide-containing material.
4. The semiconductor device of
the first liner layer includes silicon nitride; and
the second liner layer and the third liner layer each include silicon oxide.
5. The semiconductor device of
no portion of the first liner layer and the second liner layer is disposed on sidewalls of the silicon germanium layer; and
a portion of the third liner layer is disposed on sidewalls of the silicon layer.
6. The semiconductor device of
a portion of the first liner layer is disposed on a side surface of the N-well; and
a portion of the third liner layer is disposed on a side surface of the P-well.
7. The semiconductor device of
9. The finfet device of
the first liner layer includes a silicon nitride; and
the first segment and the second segment of the second liner layer each include silicon oxide.
10. The finfet device of
the first liner layer is in direct physical contact with the sidewall of the second portion of the N-well; and
the second segment of the second liner layer is in direct physical contact with the sidewall of the second portion of the P-well.
11. The finfet device of
13. The semiconductor device of
the first transistor includes a P-type transistor; and
the second transistor includes an N-type transistor.
14. The semiconductor device of
15. The semiconductor device of
16. The semiconductor device of
a portion of the first liner is disposed on a side surface of the first well; and
a portion of the third liner is disposed on a side surface of the second well.
17. The semiconductor device of
the second material composition is silicon germanium; and
the first material composition is silicon.
18. The semiconductor device of
the first liner includes a nitride material; and
the third liner provides stress to the second transistor.
19. The semiconductor device of
the first liner includes silicon nitride; and
the second liner and the third liner each include silicon oxide.
20. The semiconductor device of
|
This application claims benefit of U.S. Provisional Application No. 62/490,839, filed Apr. 27, 2017, herein incorporated by reference in its entirety.
The semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs. As this progression takes place, challenges from both fabrication and design issues have resulted in the development of three-dimensional designs, such as fin-like field effect transistor (FinFET) device. A typical FinFET device is fabricated with a thin “fin” (or fin-like structure) extending from a substrate. The fin usually includes silicon and forms the body of the transistor device. The channel of the transistor is formed in this vertical fin. A gate is provided over (e.g., wrapping around) the fin. This type of gate allows greater control of the channel. Other advantages of FinFET devices include reduced short channel effect and higher current flow.
However, conventional FinFET devices may still have certain drawbacks. For example, the shallow trench isolation (STI) liner for conventional FinFET devices have not been configured to optimize the performance of the FinFET devices.
Therefore, while existing FinFET devices and the fabrication thereof have been generally adequate for their intended purposes, they have not been entirely satisfactory in every aspect.
The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
It is understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the sake of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, various features may be arbitrarily drawn in different scales for the sake of simplicity and clarity.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as being “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
The present disclosure is directed to, but not otherwise limited to, a fin-like field-effect transistor (FinFET) device. The FinFET device, for example, may be a complementary metal-oxide-semiconductor (CMOS) device including a P-type metal-oxide-semiconductor FinFET device and an N-type metal-oxide-semiconductor FinFET device. The following disclosure will continue with one or more FinFET examples to illustrate various embodiments of the present disclosure. It is understood, however, that the application should not be limited to a particular type of device, except as specifically claimed.
The use of FinFET devices has been gaining popularity in the semiconductor industry. Referring to
LG denotes a length (or width, depending on the perspective) of the gate 60 measured in the X-direction. The gate 60 may include a gate electrode component 60A and a gate dielectric component 60B. The gate dielectric 60B has a thickness tox measured in the Y-direction. A portion of the gate 60 is located over a dielectric isolation structure such as shallow trench isolation (STI). A source 70 and a drain 80 of the FinFET device 50 are formed in extensions of the fin on opposite sides of the gate 60. A portion of the fin being wrapped around by the gate 60 serves as a channel of the FinFET device 50. The effective channel length of the FinFET device 50 is determined by the dimensions of the fin.
FinFET devices offer several advantages over traditional Metal-Oxide Semiconductor Field Effect Transistor (MOSFET) devices (also referred to as planar transistor devices). These advantages may include better chip area efficiency, improved carrier mobility, and fabrication processing that is compatible with the fabrication processing of planar devices. FinFET devices are also compatible with a high-k metal gate (HKMG) process flow. Thus, FinFET devices may be implemented as HKMG devices where the gates each that have a high-k gate dielectric and a metal gate electrode. For these benefits discussed above, it may be desirable to design an integrated circuit (IC) chip using FinFET devices for a portion of, or the entire IC chip.
However, traditional FinFET fabrication methods may still have shortcomings. For example, conventional FinFET fabrication may use the same type of shallow trench isolation (STI) liner material for both NFETs and PFETs. This approach does not optimize the performance of FinFET transistors. To improve the performance for FinFET devices, the present disclosure utilizes a dual STI liner approach to simultaneously improve the performance for both NFETs and PFETs, as discussed in more detail below with reference to
A semiconductor layer 130 is formed over the N-well 110 and over the P-well 120. In some embodiments, the semiconductor layer 130 includes silicon. The silicon material of the semiconductor layer 130 may be grown over the N-well 110 and the P-well 120 using an epitaxial growth process. The semiconductor layer 130 is grown to have a thickness 140. In some embodiments, the thickness 140 is in a range between about 30 nanometers (nm) and about 70 nm. A portion of the semiconductor layer 130 (after undergoing a patterning process) will serve as the fin for the NFET (also referred to as an NMOS) of the FinFET device 100, as will be discussed in more detail below.
Referring now to
Referring now to
Referring now to
As is shown in
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
Referring now to
The silicon-nitride material of the liner layer 310 prevents the silicon germanium material of the semiconductor layer 200 from being exposed to the oxygen in the air. As discussed above, silicon germanium is prone to undesirable oxidation. After the performance of the OD patterning process 290 discussed above with reference to
To suppress the oxidation of the semiconductor layer 200, the present disclosure forms the nitride-containing liner layer 310 (e.g., containing silicon nitride) on the sidewalls of the semiconductor layer 200 to prevent semiconductor layer 200 from being exposed to air. The presence of the nitride-containing liner layer 310 thus reduces the likelihood of undesirable oxidation of the semiconductor layer 200. The range of the thickness 320 is also configured to optimize the function of the nitride-containing liner layer 310, for example with respect to preventing the oxidation of the semiconductor layer 200. It is understood that although silicon nitride is used as an example of the nitride-containing liner layer 310, other suitable materials may also be used, as long as those materials are suitable to prevent the oxidation of the silicon germanium of the semiconductor layer 200.
Note that the nitride-containing liner layer 310 is also formed on the fin structures 295 for the NFET. However, this is not needed, and thus the nitride-containing liner layer 310 for the NFET may be removed in a later process.
Referring now to
Referring now to
Referring now to
Referring now to
In some embodiments, the oxide-containing liner layer 410 may include a silicon oxide material. In some other embodiments, the oxide-containing liner layer 410 may include an aluminum oxide material. The oxide-containing liner layer 410 is formed to have a thickness 420. In some embodiments, the deposition process 300 is configured such that the thickness 420 is in a range from about 2 nm to about 5 nm.
The silicon oxide material of the liner layer 410 causes stress. For example, since the channel of the NFET will be formed in the semiconductor layer 130B, the proximity (e.g., in direct physical contact) of the liner layer 410 with the semiconductor layer 130B may cause tensile stress to the channel of the NFET. The stressed channel may lead to performance improvements such as boosted carrier mobility and as such may be desirable. While a nitride liner such as the nitride-containing liner 310 may also cause some stress to the channel of the NFET (had the nitride-containing liner 310 been used for the NFET in place of the oxide-containing liner layer 410), the nitride material may not cause as much stress as the oxide would. In addition, the nitride material may be positively charged. The positive charge may cause the NFET to turn on too easily, which is undesirable. Among other things, if the NFET is turned on too easily, it may induce high leakage. Therefore, it is desirable for the liner layer that is in proximity of the NFET to be neutral (e.g., no charge) or have a negative charge.
For these reasons discussed above, the material composition of the oxide-containing liner layer 410 is configured to cause stress to the channel of the NFET while being neutral or positively charged. The silicon oxide material or aluminum oxide material composition may satisfy these conditions, and as such the oxide-containing liner layer 410 may include silicon oxide, aluminum oxide, or a combination thereof in various embodiments. Note that at the stage of fabrication shown in
Referring now to
Referring now to
Meanwhile, the fin recess process 600 is configured such that it does not substantially affect the portions of the liner layers 310 and 410 that are not disposed on the semiconductor layers 200 and 130B. For example, after the fin recess process 600 is performed, a segment of the nitride-containing liner layer 310 still remains disposed on the sidewall surfaces of the segments 110A and 130A of the N-well and on the upper surfaces of the segment 110B of the N-well. A segment of the oxide-containing liner layer 410 also remains disposed on the nitride-containing liner layer 310 in the PFET. For the NFET, another segment of the oxide-containing liner layer 410 remains disposed on the sidewall surfaces of the segment 120A of the P-well and on the upper surfaces of the segment 120B of the P-well. The oxide-containing liner layer 410 surrounds the side and bottom surfaces of the dielectric isolation structure 500 in the cross-sectional view of
In some embodiments, the fin recess process 600 includes one or more etching processes, such as dry etching, wet etching, reactive ion etching (RIE), etc. Various etching parameters can be tuned to selectively etch away a desired amount (for example, just enough to expose the semiconductor layers 200 and 130B) of the liner layers 310 and 410. These etching parameters may include, but are not limited to: etchant composition, etching temperature, etching solution concentration, etching time, etching pressure, source power, RF (radio-frequency) bias voltage, RF bias power, etchant flow rate, or combinations thereof.
The method 900 includes a step 920 of forming a second semiconductor layer over a P-well. In some embodiments, the forming of the second semiconductor layer comprises epitaxially growing silicon as the second semiconductor layer over the P-well. In some embodiments, the second semiconductor layer is formed before the first semiconductor layer. In some embodiments, the epitaxially growing of the silicon is performed such that the silicon is grown over both the N-well and the P-well. In some embodiments, after the forming of the second semiconductor layer but before the forming of the first semiconductor layer, the second semiconductor layer over the N-well is partially removed. The first semiconductor layer is epitaxially grown over a remaining portion of the second semiconductor layer that is located over the N-well after the partially removing of the second semiconductor layer.
The method 900 includes a step 930 of performing a patterning process to form a first fin structure and a second fin structure. The first fin structure includes a portion of the first semiconductor layer and a portion of the N-well, and the second fin structure includes a portion of the second semiconductor layer and a portion of the P-well.
The method 900 includes a step 940 of forming a first liner layer over the first fin structure, the N-well, the second fin structure, and the P-well. In some embodiments, the forming of the first liner layer comprises forming a nitride-containing layer as the first liner layer. In some embodiments, the nitride-containing liner layer includes silicon nitride.
The method 900 includes a step 950 of selectively removing the first liner layer such that the first liner layer formed over the second fin structure and the P-well is removed. A remaining portion of the first liner layer formed over the first fin structure and the N-well is unaffected by the selectively removing.
The method 900 includes a step 960 of forming a second liner layer over the second fin structure, the P-well, and the remaining portion of the first liner layer. The second liner layer and the first liner layer have different material compositions. In some embodiments, the forming of the second liner layer comprises forming an oxide-containing layer as the second liner layer. In some embodiments, the oxide-containing layer includes silicon oxide.
In some embodiments, the method 900 may further include steps of removing portions of the first liner layer and the second liner layer formed over the first semiconductor layer, as well as removing portions of the second liner layer formed over the second semiconductor layer.
It is understood that additional process steps may be performed before, during, or after the steps 910-960 discussed above to complete the fabrication of the semiconductor device. For example, the method 900 may further perform processes to form gate structures. The gate structures may be formed using either a “gate-first” or a “gate-last” process. The method 900 may further include steps of forming source/drain features, as well as forming an inter-layer dielectric (ILD) layer. Furthermore, an interconnect structure including conductive contacts, vias, and interconnect lines may be formed. Additionally, testing and packaging steps may be performed to complete the fabrication of an integrated circuit.
Based on the above discussions, it can be seen that the present disclosure offers advantages over conventional FinFET and the fabrication thereof. It is understood, however, that other embodiments may offer additional advantages, and not all advantages are necessarily disclosed herein, and that no particular advantage is required for all embodiments. One advantage is that, through the use of a nitride-containing liner, the present disclosure can reduce or prevent the undesirable oxidation of a silicon germanium material in the fin of the PFET. Another advantage is that, through the use of an oxide-containing liner, the present disclosure can add stress to the channel of the NFET. The oxide-containing liner also does not have a positive charge, which means that the NFET is not too easily turned on. For these reasons, the FinFET device performance is improved. In addition, the various aspects of the present disclosure are compatible with current fabrication process flow and are easy to implement.
One embodiment of the present disclosure involves a semiconductor device. The semiconductor device includes a P-type Field Effect Transistor (PFET) that includes: an N-well disposed in a substrate; a first fin structure disposed over the N-well; a first liner layer disposed over the N-well; and a second liner layer disposed over the first liner layer, wherein the first liner layer and the second liner layer include different materials. The semiconductor device also includes an N-type Field Effect Transistor (NFET) that includes: a P-well disposed in the substrate; a second fin structure disposed over the P-well; and a third liner layer disposed over the P-well, wherein the third liner layer and the second liner layer include same materials. In some embodiments, the first fin structure includes a silicon germanium layer; the second fin structures include a silicon layer; the first liner layer includes a material configured to prevent the silicon germanium layer from being oxidized; and the second liner layer includes a material configured to provide stress to the NFET. In some embodiments, the first liner layer includes a nitride-containing material; the second liner layer includes an oxide-containing material; and the third liner layer includes the oxide-containing material. In some embodiments, the first liner layer includes silicon nitride; and the second liner layer and the third liner layer each include silicon oxide. In some embodiments, no portion of the first liner layer and the second liner layer is disposed on sidewalls of the silicon germanium layer; and no portion of the third liner layer is disposed on sidewalls of the silicon layer. In some embodiments, a portion of the first liner layer is disposed on a side surface of the N-well; and a portion of the second liner layer is disposed on a side surface of the P-well. In some embodiments, the semiconductor device further includes: a dielectric isolation structure located between the PFET and the NFET, wherein the dielectric isolation structure is surrounded by the second liner layer and the third liner layer in a cross-sectional side view.
Another embodiment of the present disclosure involves a FinFET device. The FinFET device includes a P-type Field Effect Transistor (PFET) that includes: an N-well formed in a substrate, wherein the N-well includes a first portion and a second portion that protrudes out of the first portion; a first semiconductor layer located over the second portion of the N-well, wherein the first semiconductor layer includes silicon germanium; a first liner layer located over the N-well but not over the first semiconductor layer, wherein the first liner layer includes a material that prevents an oxidation of the silicon germanium; and a first segment of a second liner layer located over the first liner layer, wherein the second liner layer includes a material that causes stress to silicon. The FinFET device also includes an N-type Field Effect Transistor (NFET) that includes: a P-well formed in the substrate, wherein the P-well includes a first portion and a second portion that protrudes out of the first portion; a second semiconductor layer located over the second portion of the P-well, wherein the second semiconductor layer includes silicon; and a second segment of the second liner layer located over the P-well but not over the second semiconductor layer. In some embodiments, the first liner layer includes a silicon nitride, and the first segment and the second segment of the second liner layer each include silicon oxide. In some embodiments, the first liner layer is in direct physical contact with a sidewall of the first portion of the N-well, and the second segment of the second liner layer is in direct physical contact with a sidewall of the first portion of the P-well. In some embodiments, the FinFET device further includes: a dielectric isolation structure located between the PFET and the NFET. The dielectric isolation structure is in direct physical contact with both the first segment and the second segment of the second liner layer.
Another embodiment of the present disclosure involves a method of fabricating a semiconductor device. The method includes: forming a first semiconductor layer over an N-well; forming a second semiconductor layer over a P-well; performing a patterning process to form a first fin structure and a second fin structure, wherein the first fin structure includes a portion of the first semiconductor layer and a portion of the N-well, and the second fin structure includes a portion of the second semiconductor layer and a portion of the P-well; forming a first liner layer over the first fin structure, the N-well, the second fin structure, and the P-well; selectively removing the first liner layer such that the first liner layer formed over the second fin structure and the P-well is removed, wherein a remaining portion of the first liner layer formed over the first fin structure and the N-well is unaffected by the selectively removing; and after the selectively removing of the first liner layer, forming a second liner layer over the second fin structure, the P-well, and the remaining portion of the first liner layer, wherein the second liner layer and the first liner layer have different material compositions. In some embodiments, the method further includes steps of removing portions of the first liner layer and the second liner layer formed over the first semiconductor layer and removing portions of the second liner layer formed over the second semiconductor layer. In some embodiments, the forming of the first liner layer comprises forming a nitride-containing layer as the first liner layer. In some embodiments, the nitride-containing layer includes silicon nitride. In some embodiments, the forming of the second liner layer comprises forming an oxide-containing layer as the second liner layer. In some embodiments, the oxide-containing layer includes silicon oxide. In some embodiments, the forming of the first semiconductor layer comprises epitaxially growing silicon germanium as the first semiconductor layer over the N-well; and the forming of the second semiconductor layer comprises epitaxially growing silicon as the second semiconductor layer over the P-well. In some embodiments, the second semiconductor layer is formed before the first semiconductor layer; and the epitaxially growing of the silicon is performed such that the silicon is grown over both the N-well and the P-well. In some embodiments, the method further includes steps of: after the forming of the second semiconductor layer but before the forming of the first semiconductor layer, partially removing the second semiconductor layer over the N-well, wherein the first semiconductor layer is epitaxially grown over a remaining portion of the second semiconductor layer that is located over the N-well after the partially removing of the second semiconductor layer.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Lin, Yen-Chun, Lin, Da-Wen, Cheng, Ming-Lung
Patent | Priority | Assignee | Title |
11264268, | Nov 29 2018 | TAIWAN SEMICONDUCTOR MTAIWANANUFACTURING CO., LTD. | FinFET circuit devices with well isolation |
11810827, | Apr 27 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET device with different liners for PFET and NFET and method of fabricating thereof |
11948829, | Nov 29 2018 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET circuit devices with well isolation |
Patent | Priority | Assignee | Title |
7425740, | Oct 07 2005 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for a 1T-RAM bit cell and macro |
7667271, | Apr 27 2007 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field-effect transistors |
7910453, | Jul 14 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Storage nitride encapsulation for non-planar sonos NAND flash charge retention |
8048723, | Dec 05 2008 | Taiwan Semiconductor Manufacturing Company, Ltd. | Germanium FinFETs having dielectric punch-through stoppers |
8053299, | Apr 17 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabrication of a FinFET element |
8183627, | Dec 01 2004 | Taiwan Semiconductor Manufacturing Company, Ltd | Hybrid fin field-effect transistor structures and related methods |
8362575, | Sep 29 2009 | PARABELLUM STRATEGIC OPPORTUNITIES FUND LLC | Controlling the shape of source/drain regions in FinFETs |
8367498, | Oct 18 2010 | PARABELLUM STRATEGIC OPPORTUNITIES FUND LLC | Fin-like field effect transistor (FinFET) device and method of manufacturing same |
8377779, | Jan 03 2012 | MOSAID TECHNOLOGIES INC | Methods of manufacturing semiconductor devices and transistors |
8399931, | Jun 30 2010 | ADVANCED MANUFACTURING INNOVATIONS INC | Layout for multiple-fin SRAM cell |
8415718, | Oct 30 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming epi film in substrate trench |
8440517, | Oct 13 2010 | MOSAID TECHNOLOGIES INC | FinFET and method of fabricating the same |
8487378, | Jan 21 2011 | Taiwan Semiconductor Manufacturing Company, Ltd | Non-uniform channel junction-less transistor |
8497177, | Oct 04 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of making a FinFET device |
8497528, | May 06 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating a strained structure |
8609518, | Jul 22 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | Re-growing source/drain regions from un-relaxed silicon layer |
8610240, | Oct 16 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit with multi recessed shallow trench isolation |
8618556, | Jun 30 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET design and method of fabricating same |
8633516, | Sep 28 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | Source/drain stack stressor for semiconductor device |
8652894, | Feb 11 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating a FinFET device |
8680576, | May 16 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | CMOS device and method of forming the same |
8686516, | Sep 08 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide formation and associated devices |
8703565, | Feb 09 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bottom-notched SiGe FinFET formation using condensation |
8716765, | Mar 23 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of semiconductor device |
8723272, | Oct 04 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of manufacturing same |
8729627, | May 14 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained channel integrated circuit devices |
8729634, | Jun 15 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with high mobility and strain channel |
8735993, | Jan 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | FinFET body contact and method of making same |
8736056, | Jul 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device for reducing contact resistance of a metal |
8742509, | Mar 01 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for FinFETs |
8772109, | Oct 24 2012 | Taiwan Semiconductor Manufacturing Company, Ltd.; Taiwan Semiconductor Manufacturing Company, Ltd | Apparatus and method for forming semiconductor contacts |
8776734, | May 19 2008 | Innovative Environmental Solutions, LLC; INNOVATIVE ENVIRONMENTAL SOLUTIONS, LLC DBA REMEDIATION SERVICE, INT L | Remedial system: a pollution control device for utilizing and abating volatile organic compounds |
8785285, | Mar 08 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
8796666, | Apr 26 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with strain buffer layer and methods of forming the same |
8796759, | Jul 15 2010 | PARABELLUM STRATEGIC OPPORTUNITIES FUND LLC | Fin-like field effect transistor (FinFET) device and method of manufacturing same |
8809139, | Nov 29 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin-last FinFET and methods of forming same |
8815712, | Dec 28 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for epitaxial re-growth of semiconductor region |
8816444, | Apr 29 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and methods for converting planar design to FinFET design |
8823065, | Nov 08 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of semiconductor device |
8826213, | Mar 11 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | Parasitic capacitance extraction for FinFETs |
8828823, | Oct 13 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of manufacturing same |
8836016, | Mar 08 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structures and methods with high mobility and high energy bandgap materials |
8841701, | Aug 30 2011 | Taiwan Semiconductor Manufacturing Company, Ltd.; Taiwan Semiconductor Manufacturing Company, Ltd | FinFET device having a channel defined in a diamond-like shape semiconductor structure |
8847293, | Mar 02 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | Gate structure for semiconductor device |
8853025, | Feb 08 2013 | Taiwan Semiconductor Manufacturing Company | FinFET/tri-gate channel doping for multiple threshold voltage tuning |
8860148, | Apr 11 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for FinFET integrated with capacitor |
8887106, | Dec 28 2011 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of generating a bias-adjusted layout design of a conductive feature and method of generating a simulation model of a predefined fabrication process |
9105490, | Sep 27 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | Contact structure of semiconductor device |
9385189, | Aug 26 2015 | GLOBALFOUNDRIES Inc. | Fin liner integration under aggressive pitch |
20110068407, | |||
20120299113, | |||
20130011983, | |||
20130285153, | |||
20140001574, | |||
20140110755, | |||
20140151812, | |||
20140183600, | |||
20140252412, | |||
20140264590, | |||
20140264592, | |||
20140282326, | |||
20140367795, | |||
20150255609, | |||
20150263003, | |||
20160056156, | |||
20160240616, | |||
20160247876, | |||
20160284706, | |||
20160379981, | |||
20170053835, | |||
20170069630, | |||
20170229545, | |||
20180047613, | |||
KR20160103424, | |||
KR20170030004, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 07 2017 | CHENG, MING-LUNG | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043987 | /0745 | |
Sep 07 2017 | LIN, YEN-CHUN | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043987 | /0745 | |
Sep 08 2017 | LIN, DA-WEN | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043987 | /0745 | |
Oct 05 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 05 2017 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Jun 14 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 31 2022 | 4 years fee payment window open |
Jul 01 2023 | 6 months grace period start (w surcharge) |
Dec 31 2023 | patent expiry (for year 4) |
Dec 31 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 31 2026 | 8 years fee payment window open |
Jul 01 2027 | 6 months grace period start (w surcharge) |
Dec 31 2027 | patent expiry (for year 8) |
Dec 31 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 31 2030 | 12 years fee payment window open |
Jul 01 2031 | 6 months grace period start (w surcharge) |
Dec 31 2031 | patent expiry (for year 12) |
Dec 31 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |