A structure of a semiconductor device is described. A semiconductor device includes a transistor which further includes a gate structure, a source region and a drain region disposed on a first surface of a substrate. A wiring layer of conductive material is disposed over a second surface of the substrate. The second surface of the substrate is located opposite to the first surface of the substrate. A set of contact studs including a first contact stud which extends completely through the source region and through the substrate to a first respective portion of the wiring layer. The set of contact studs also includes a second contact stud which extends completely through the drain region and through the substrate to a second respective portion of the wiring layer. A gate contact stud electrically couples the gate structure and extends completely through the substrate to a third respective portion of the wiring layer disposed over the second surface of the substrate.
|
1. A semiconductor device comprising:
a transistor including a gate structure comprising a set of stacked channels between a source region and a drain region disposed on a first surface of a substrate;
a wiring layer of conductive material disposed over a second surface of the substrate, the second surface of the substrate opposite to the first surface of the substrate;
a set of contact studs including a first contact stud extending completely through the source region and extending through the substrate to a first respective portion of the wiring layer and a second contact stud extending completely through the drain region and extending through the substrate to a second respective portion of the wiring layer; and
a gate contact stud electrically coupling the gate structure extending completely through the substrate to a third respective portion of the wiring layer disposed over the second surface of the substrate, wherein the gate contact stud is located on a gate stripe to distance the gate contact stud from the source and drain contact studs to reduce capacitive coupling.
2. The device as recited in
3. The device as recited in
4. The device as recited in
6. The device as recited in
7. The device as recited in
8. The device as recited in
9. The device as recited in
10. The device as recited in
11. The device as recited in
12. The device as recited in
13. The device as recited in
|
This disclosure relates to integrated circuit devices, and more specifically, to a method and structure to reduce capacitance between gate and source/drain contact structures in semiconductor devices.
As the dimensions of modern integrated circuitry in semiconductor chips continue to shrink, conventional semiconductor processing is increasingly challenged to make structures at finer dimensions. Not only is the circuit density increasing, but the performance of the devices needs to remain high. The goals of high performance and high density conflict when the higher density causes undesired interactions between circuit elements. For example, as contact stubs and trenches come closer and closer to the gate structure, parasitic capacitance and gate to source/drain coupling are increased, thus degrading performance.
According to this disclosure, a structure is described. In one aspect of the invention, a semiconductor device includes a transistor which further includes a gate structure, a source region and a drain region disposed on a first surface of a substrate. A wiring layer of conductive material is disposed over a second surface of the substrate. The second surface of the substrate is located opposite to the first surface of the substrate. A set of contact studs including a first contact stud which extends completely through the source region and through the substrate to a first respective portion of the wiring layer. The set of contact studs also includes a second contact stud which extends completely through the drain region and through the substrate to a second respective portion of the wiring layer. A gate contact stud electrically couples the gate structure and extends completely through the substrate to a third respective portion of the wiring layer disposed over the second surface of the substrate.
The foregoing has outlined some of the more pertinent features of the disclosed subject matter. These features should be construed to be merely illustrative. Many other beneficial results can be attained by applying the disclosed subject matter in a different manner or by modifying the invention as will be described.
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings which are not necessarily drawing to scale, and in which:
At a high level, the invention includes a structure and method for fabricating a structure which reduces capacitive coupling between the gate structure and source and drain contacts by increasing the distance between the gate structure and the source and drain contacts while still keeping the lateral dimensions the same. The increase in distance is achieved by placing the contacts to the source and drain on an opposite side of a semiconductor wafer from the gate structure. For 14 nm and smaller VLSI technology, modern integrated circuits utilize extremely tight gate-to-gate pitch which makes the stud contacts to the source and drain regions physically very close to the gate stack structure. This tight gate-to-contact spacing causes higher capacitive coupling between the gate and source and drain which significantly impacts technology performance. By placing the metallization on the opposite side of the substrate, tight gate-to gate spacing can be maintained while increasing the distance between the gate structures and source and drain contacts, thus improving the performance of the device.
A “substrate” as used herein can comprise any material appropriate for the given purpose (whether now known or developed in the future) and can comprise, for example, Si, SiC, SiGe, SiGeC, Ge alloys, GaAs, InAs, InP, other III-V or II-VI compound semiconductors, or organic semiconductor structures, etc.
For purposes herein, a “semiconductor” is a material or structure that may include an implanted impurity that allows the material to sometimes be conductive and sometimes be a non-conductive, based on electron and hole carrier concentration. As used herein, “implantation processes” can take any appropriate form (whether now known or developed in the future) and can comprise, for example, ion implantation, etc.
For purposes herein, an “insulator” is a relative term that means a material or structure that allows substantially less (<95%) electrical current to flow than does a “conductor.” The dielectrics (insulators) mentioned herein can, for example, be grown from either a dry oxygen ambient or steam and then patterned. Alternatively, the dielectrics herein may be formed from any of the many candidate high dielectric constant (high-k) materials, including but not limited to hafnium oxide, aluminum oxide, silicon nitride, silicon oxynitride, a gate dielectric stack of SiO2 and Si3N4, and metal oxides like tantalum oxide that have relative dielectric constants above that of SiO2 (above 3.9). The dielectric can be a combination of two or more of these materials. The thickness of dielectrics herein may vary contingent upon the required device performance. The conductors mentioned herein can be formed of any conductive material, such as polycrystalline silicon (polysilicon), amorphous silicon, a combination of amorphous silicon and polysilicon, and polysilicon-germanium, rendered conductive by the presence of a suitable dopant. Alternatively, the conductors herein may be one or more metals, such as tungsten, hafnium, tantalum, molybdenum, titanium, or nickel, or a metal silicide, any alloys of such metals, and may be deposited using physical vapor deposition, chemical vapor deposition, or any other technique known in the art.
When patterning any material herein, the material to be patterned can be grown or deposited in any known manner and a patterning layer (such as an organic photoresist aka “resist”) can be formed over the material. The patterning layer (resist) can be exposed to some form of light radiation (e.g., patterned exposure, laser exposure, etc.) provided in a light exposure pattern, and then the resist is developed using a chemical agent. This process changes the characteristic of the portion of the resist that was exposed to the light. Then one portion of the resist can be rinsed off, leaving the other portion of the resist to protect the material to be patterned. A material removal process is then performed (e.g., plasma etching, etc.) to remove the unprotected portions of the material to be patterned. The resist is subsequently removed to leave the underlying material patterned according to the light exposure pattern.
For purposes herein, “sidewall structures” are structures that are well-known to those ordinarily skilled in the art and are generally formed by depositing or growing a conformal insulating layer (such as any of the insulators mentioned above) and then performing a directional etching process (anisotropic) that etches material from horizontal surfaces at a greater rate than its removes material from vertical surfaces, thereby leaving insulating material along the vertical sidewalls of structures. This material left on the vertical sidewalls is referred to as a sidewall structure. The sidewall structures can be used as masking structures for further semiconducting processing steps.
While the process steps to fabricate one embodiment of the invention are described with reference to a planar metal-oxide-semiconductor field-effect transistor (MOSFET) device, other embodiments described below are incorporated in other devices having source/drain regions and gate structures such as fin field effect transistors (FinFETs) and Nanosheet or multichannel MOSFET transistors. By increasing the distance between the source/drain contacts and the gate structure while maintaining the horizontal spacing of the device elements, performance of a wide variety of devices at higher densities can be maintained.
Embodiments will be explained below with reference to the accompanying drawings.
In one preferred embodiment, an extremely thin silicon on oxide (ETSOI) layer is over the BOX layer 103 to produce the device. Source and drain regions 109 and the SOI channel 107 are formed in the ETSOI layer. The dielectric layer 103 may be produced by a shallow isolation trench (STI) process which serves to isolate the active area of the device. STI can be formed by an etch process which etches the ETSOI layer using the oxide of the BOX layer as an endpoint. A gate dielectric layer 111 is disposed over the SOI channel 107. In one preferred embodiment, the gate dielectric layer 111 is formed of a high k oxide material, although other dielectrics or combinations of dielectrics may be used in other embodiments of the invention. Two spacers 115 and the gate stack 117 are disposed over the gate dielectric layer 111 and the SOI channel 107. The spacers 115 are preferably made of a dielectric material such as silicon nitride. The gate stack 117 is composed of a conductive material such as a doped polysilicon, a metallic material or a combination thereof. For example the gate stack can be composed of a combination of metals. Those skilled in the art will appreciate that other materials are used in different MOSFET devices and can be used in the present invention.
In alternative embodiments, using a silicon substrate without a BOX layer, the process is similar but the first source/drain etch hole etch needs to endpoint at a predetermined depth prior to the spacer 129 formation. This can be done with a timed etch. The original process is picked up after the isolation layer 129 formation.
Although not shown, a gate contact stud can be formed using processes similar to those shown for the contact studs coupled to the source and drain regions. To reduce capacitive coupling, the gate contact should be located on a gate stripe which will distance the gate contact stud from the source and drain contact studs. Such an arrangement is described in reference to
Once the wafer processing is complete, i.e., through the last metal layer, the adhesive holding the wafer to the handle wafer is removed using an appropriate solvent, a permanent gate-side support layer, e.g., another permanent adhesive layer, is applied and the chip is mounted to its final packaging. At this point, the final permanent adhesive layer can be optimized for heat conduction by including a high-thermal conductivity material. This two-adhesive process allows for the first adhesive to be a processing-convenient material like SiO2, another dielectric material, or other chemical adhesive for handling the wafer and also allows for the final adhesive to be optimized for final packaging.
In an alternative embodiment, some of the source and drain material which was etched out of the contact hole to form the contact stud can be replaced with crystalline silicon or other highly-conductive material. For example, the contact holes could be only partially filled with W (e.g.) and then the rest of the space filled with another material like Si or other highly conductive material. Other embodiments could use a combination of metals depending on the desired electrical characteristics of the semiconductor device.
As shown in the drawings, the novel structure of the present invention maintains a lateral spacing between the contacts 131 for source and drain and the gate structure 117 while dramatically increasing the physical distance as compared with conventional gate-to-source/drain contacts. This structure reduces the source/drain to gate coupling, parasitic capacitance and other problem associated with higher density devices. The materials and processes used are mostly conventional and thus can be easily adapted to an existing semiconductor line. The gate-down design with the gate in close thermal proximity to the packaging allows for enhanced heat flow from the channel through the gate and out the backside and thus the package which could have a heatsink mounted on it. This will help lower the chip operating temperature.
In alternative embodiments, an epitaxially (epi) grown silicon layer is grown in the source and drain regions. For example, in a planar MOSFET device, the epi silicon layers would form pads over regions 109 in
While only one or a limited number of features are illustrated in the drawings, those ordinarily skilled in the art would understand that many different types of features could be simultaneously formed with the embodiment herein and the drawings are intended to show simultaneous formation of multiple different types of features. However, the drawings have been simplified to only show a limited number of features for clarity and to allow the reader to more easily recognize the different features illustrated. This is not intended to limit the invention because, as would be understood by those ordinarily skilled in the art, the invention is applicable to structures that include many of each type of feature shown in the drawings.
While the above describes a particular order of operations performed by certain embodiments of the invention, it should be understood that such order is exemplary, as alternative embodiments may perform the operations in a different order, combine certain operations, overlap certain operations, or the like. References in the specification to a given embodiment indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic.
In addition, terms such as “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, “upper”, “lower”, “under”, “below”, “underlying”, “over”, “overlying”, “parallel”, “perpendicular”, etc., used herein are understood to be relative locations as they are oriented and illustrated in the drawings (unless otherwise indicated). Terms such as “touching”, “on”, “in direct contact”, “abutting”, “directly adjacent to”, etc., mean that at least one element physically contacts another element (without other elements separating the described elements).
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
Williams, Richard Q, Radens, Carl J
Patent | Priority | Assignee | Title |
11637101, | May 26 2020 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
Patent | Priority | Assignee | Title |
6054772, | Apr 29 1998 | National Semiconductor Corporation | Chip sized package |
6256207, | Jul 06 1998 | Shinko Electric Industries Co., Ltd. | Chip-sized semiconductor device and process for making same |
6350642, | Nov 21 2000 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor memory device including various contact studs |
6376278, | Apr 01 1999 | LAPIS SEMICONDUCTOR CO , LTD | Methods for making a plurality of flip chip packages with a wafer scale resin sealing step |
6455430, | Feb 18 1999 | Oki Electric Industry Co., Ltd. | Method of embedding contact hole by damascene method |
6613684, | Oct 05 2000 | LAPIS SEMICONDUCTOR CO , LTD | Semiconductor device and method for forming contact holes in a semiconductor device |
6664158, | Nov 22 2000 | Polaris Innovations Limited | Ferroelectric memory configuration and a method for producing the configuration |
7741663, | Oct 24 2008 | GLOBALFOUNDRIES U S INC | Air gap spacer formation |
7811871, | Jan 11 2006 | International Business Machines Corporation | Low-capacitance contact for long gate-length devices with small contacted pitch |
8458900, | Apr 16 2009 | Shinko Electric Industries Co., Ltd. | Wiring substrate having columnar protruding part |
8513742, | Jun 22 2010 | Institute of Microelectronics, Chinese Academy of Science | Method for manufacturing contact and semiconductor device having said contact |
8642403, | Jul 12 2012 | DAEDALUS ACQUISITIONS LLC | Replacement contacts for all-around contacts |
8685817, | Nov 19 2012 | GLOBALFOUNDRIES Inc | Metal gate structures for CMOS transistor devices having reduced parasitic capacitance |
8698303, | Nov 23 2010 | IBIDEN CO , LTD | Substrate for mounting semiconductor, semiconductor device and method for manufacturing semiconductor device |
8716091, | Mar 30 2010 | GLOBALFOUNDRIES U S INC | Structure for self-aligned silicide contacts to an upside-down FET by epitaxial source and drain |
8810040, | Dec 02 2011 | Shinko Electric Industries Co., Ltd. | Wiring substrate including projecting part having electrode pad formed thereon |
8815669, | Nov 19 2012 | GLOBALFOUNDRIES Inc | Metal gate structures for CMOS transistor devices having reduced parasitic capacitance |
9064943, | Sep 30 2014 | GLOBALFOUNDRIES Inc | Gate-all-around field effect transistor structures and methods |
9287360, | Jan 07 2015 | International Business Machines Corporation | III-V nanowire FET with compositionally-graded channel and wide-bandgap core |
9349860, | Mar 31 2015 | Taiwan Semiconductor Manufacturing Company Ltd | Field effect transistors and methods of forming same |
20020090808, | |||
20050170548, | |||
20060065910, | |||
20060102290, | |||
20060131730, | |||
20060166494, | |||
20060284225, | |||
20070207592, | |||
20070238280, | |||
20080099849, | |||
20090130844, | |||
20090222433, | |||
20090224301, | |||
20100147574, | |||
20110233620, | |||
20120013013, | |||
20120086048, | |||
20120104465, | |||
20130313647, | |||
20130328151, | |||
20140159211, | |||
20140326954, | |||
20150048453, | |||
20150200269, | |||
20150364546, | |||
20160163796, | |||
CN103681331, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 10 2015 | RADENS, CARL J | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048439 | /0927 | |
Dec 11 2015 | WILLIAMS, RICHARD Q | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048439 | /0927 | |
Feb 26 2019 | International Business Machines Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 26 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Jul 17 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 28 2023 | 4 years fee payment window open |
Jul 28 2023 | 6 months grace period start (w surcharge) |
Jan 28 2024 | patent expiry (for year 4) |
Jan 28 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 28 2027 | 8 years fee payment window open |
Jul 28 2027 | 6 months grace period start (w surcharge) |
Jan 28 2028 | patent expiry (for year 8) |
Jan 28 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 28 2031 | 12 years fee payment window open |
Jul 28 2031 | 6 months grace period start (w surcharge) |
Jan 28 2032 | patent expiry (for year 12) |
Jan 28 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |