A method of producing a FinFET device with fin pitch of less than 20 nm is presented. In accordance with some embodiments, fins are deposited on sidewall spacers, which themselves are deposited on mandrels. The mandrels can be formed by lithographic processes while the fins and sidewall spacers formed by deposition technologies.
|
1. A method of forming one or more two-fin FinFET devices, comprising:
forming one or more mandrels with a lithographic etch process;
forming at least one sidewall spacer on at least one vertical side of each of the one or more mandrels after formation of the one or more mandrels;
removing the one or more mandrels after formation of the at least one sidewall spacer; and
forming two fins, one on each of the opposing vertical sides of the at least one sidewall spacer after formation of the at least one sidewall spacer, to form two fins of the two-fin FinFET device,
wherein fins of each two-fin FinFET device is formed on opposing vertical sides of the at least one sidewall spacer formed on one of the mandrels.
7. A method of forming a multi-fin device, comprising:
forming one or more mandrels with a first pitch, each of the one or more mandrels having a first width;
forming sidewall spacers on each vertical side of the one or more mandrels after formation of the one or more mandrels, the sidewall spacers each having a second width;
removing the one or more mandrels after formation of the sidewall spacers; and
forming multiple-fin structures by forming fins on vertical sides of the sidewall spacers of a single mandrel of the one or more mandrels after forming the sidewall spacers,
wherein the fins formed on the single mandrel have a pitch of less than 20 nm, and
wherein multi-fin devices are separated at least by the first pitch.
3. The method of
4. The method of
5. The method of
6. The method of
8. The method of
9. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
|
This application relates to production of FinFET structures with pitch below twenty (20) nanometers (nm).
Fin-type field-effect transistors (FinFETs) are increasingly being used to effectively scale integrated circuits. FinFETs, which have a vertical fin structure that function as channels, occupy less horizontal space on the semiconductor substrate and can be formed in logic areas and in memory areas through general semiconductor patterning processes.
However, the continued pressure to further scale integrated circuits has generated a demand for processes for forming smaller and smaller fin structures. The limits of optical resolution in current lithographic processes do not allow for the formation of structures having features small enough for further scaling of integrated circuits. As the demand for feature sizes of these devices continues to get smaller, there is a need to develop new processes for achieving the target sizes.
In accordance with some embodiments, a method of forming fins of a two-fin FinFET device includes forming mandrels with a lithographic etch process; forming sidewall spacers on the mandrels; and forming fins on the sidewall spacers, wherein the two-fin FinFET device is formed on each of the sidewall spacers.
A method of forming a multi-fin device, can include forming one or more mandrels with a first pitch and a first width; forming sidewall spacers on each side of the one or more mandrels, the sidewall spacers each having a second width; and forming fins on sides of the sidewall spacers, wherein the fins have a pitch of less than 20 nm.
These and other embodiments are more fully discussed below with respect to the following figures.
Embodiments of the present disclosure and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
In the following description, specific details are set forth describing some embodiments. It will be apparent, however, to one skilled in the art that some embodiments may be practiced without some or all of these specific details. The specific embodiments disclosed herein are meant to be illustrative but not limiting. One skilled in the art may realize other elements that, although not specifically described here, are within the scope and the spirit of this disclosure.
This description and the accompanying drawings that illustrate inventive aspects and embodiments should not be taken as limiting—the claims define the protected invention. Various changes may be made without departing from the spirit and scope of this description and the claims. In some instances, well-known structures and techniques have not been shown or described in detail in order not to obscure the disclosure.
Although FinFET structure 100 illustrated in
Modern lithography is wavelength limited in the production of devices with small features. Currently, 193 nm lithography is limited to feature sizes of about 80 nm. In other words, 193 nm lithographic processes can produce features with a minimum pitch, defined by the minimum feature width plus the minimum feature spacing, of about 80 nm using a single lithographic exposure and etch process. In order to obtain smaller pitch sizes, multiple patterning lithography (MPL) has been developed. Two forms of MPL have been attempted, one using repeated lithographic processes (litho-etch-litho-etch or LELE) techniques and another based on self-aligned spacer processing. In the production of fins for FinFET structures, the self-aligned spacer processing is favored. However, attaining smaller than 20 nm pitches has proven difficult due to the process limitations.
Self-aligned spacer processing is often referred to as self-aligned double processing (SADP). In SADP, a group of mandrels are formed lithographically by patterning and etching a mandrel material. Sidewall spacers can then be formed on the sidewalls of the mandrels. The formation of sidewall spacers can be accomplished by depositing material over the mandrel material, removing the deposited material on the horizontal surfaces, and removing the mandrel material leaving the sidewall spacers. Deposition of sidewall spacers can result in spacer widths that are much smaller than those available with lithographic formation of the mandrels. The sidewall spacers and mandrels can then be polished to expose the mandrels and the spacers used as an etch mask for removal of the remaining mandrel materials.
Consequently, the SADP process involves forming a spacer as a film layer on the sidewall of the pre-patterned mandrels, removing the spacer layer from the horizontal surfaces, and removing the originally patterned mandrel material leaving the spacers themselves. Since there are two side-wall spacers for every mandrel, the line density has now doubled. Consequently, SADP is applicable for defining narrow gates at half the original lithographic pitch. This spacer approach can, theoretically, be repeated to successively half the pitch between spacers. For example, a second SADP procedure, referred to as a self-aligned quadruple patterning (SAQP), can result in a pitch of a quarter that of the pitch of the originally formed mandrels.
Sidewall spacers 204-1 through 204-8 are then formed on mandrels 202-1 through 202-4 in an SADP process by deposition of sidewall materials on mandrels 202, removal of the sidewall materials on the horizontal surfaces, and etching to remove mandrels 202. As illustrated in
In a second SADP process on sidewall spacers 204, sidewall spacers 206-1 through 206-8 and fins 208-1 through 208-8 are formed on the sidewalls of sidewall spacers 204. As illustrated in
As is further illustrated in
In yet a third SADP process, sidewall spacers 307 and fins 308 are formed on sidewall spacers 306, after which both spacers 307 and spacers 306 are removed leaving fins 308. As shown in
If P2 is, for example, 128 nm, then P2/2 is 64 nm; P2/4 is 32 nm; and P2/8 is 16 nm. Consequently, a pitch of 16 nm is achievable, with a device separation (after the removal of dummy fins or sidewall spacers 307 of 32 nm, using the SAOP process. However, the third SADP process required to achieve requires too many process steps, increasing costs and complicating the process, and is difficult to achieve within the constraints of materials depositions processes.
As illustrated in
As is further illustrated in
Consequently, as illustrated in
The example embodiment of the present invention illustrated in
As shown in
As is further illustrated, fins 506 and sacrificial sidewall spacers 507 are formed on sidewall spacers 504.
In the example 3-fin device illustrated in
Consequently, as illustrated in
In the preceding specification, various embodiments have been described with reference to the accompanying drawings. It will, however, be evident that various modifications and changes may be made thereto, and additional embodiments may be implemented, without departing from the broader scope of the invention as set for in the claims that follow. The specification and drawings are accordingly to be regarded in an illustrative rather than restrictive sense.
Rim, Kern, Yeap, Choh Fei, Yang, Da, Song, Stanley, Xu, Jeffrey
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
8492228, | Jul 12 2012 | International Business Machines Corporation | Field effect transistor devices having thick gate dielectric layers and thin gate dielectric layers |
9123659, | Aug 06 2014 | Marlin Semiconductor Limited | Method for manufacturing finFET device |
9209038, | May 02 2014 | GLOBALFOUNDRIES U S INC | Methods for fabricating integrated circuits using self-aligned quadruple patterning |
9209279, | Sep 12 2014 | Applied Materials, Inc | Self aligned replacement fin formation |
9287135, | May 26 2015 | Tessera, Inc | Sidewall image transfer process for fin patterning |
20070082437, | |||
20130196508, | |||
20140231913, | |||
20150041812, | |||
20150041867, | |||
20150170973, | |||
20150243509, | |||
20150372107, | |||
20160181164, | |||
20170178967, | |||
20170317077, | |||
20170323944, | |||
EP2701197, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 20 2016 | Qualcomm Incorporated | (assignment on the face of the patent) | / | |||
Mar 07 2017 | YANG, DA | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041648 | /0499 | |
Mar 08 2017 | XU, JEFFREY | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041648 | /0499 | |
Mar 10 2017 | SONG, STANLEY | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041648 | /0499 | |
Mar 10 2017 | YEAP, CHOH FEI | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041648 | /0499 | |
Mar 17 2017 | RIM, KERN | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041648 | /0499 |
Date | Maintenance Fee Events |
Jul 13 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 11 2023 | 4 years fee payment window open |
Aug 11 2023 | 6 months grace period start (w surcharge) |
Feb 11 2024 | patent expiry (for year 4) |
Feb 11 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 11 2027 | 8 years fee payment window open |
Aug 11 2027 | 6 months grace period start (w surcharge) |
Feb 11 2028 | patent expiry (for year 8) |
Feb 11 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 11 2031 | 12 years fee payment window open |
Aug 11 2031 | 6 months grace period start (w surcharge) |
Feb 11 2032 | patent expiry (for year 12) |
Feb 11 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |