A method of forming an elevationally-extending conductor laterally between a pair of structures comprises forming a pair of structures individually comprising an elevationally-extending-conductive via and a conductive line electrically coupled to and crossing above the conductive via. The conductive line and the conductive via respectively have opposing sides in a vertical cross-section. Elevationally-extending-insulative material is formed along the opposing sides of the conductive via and the conductive line in the vertical cross-section. The forming of the insulative material comprises forming a laterally-inner-insulator material comprising silicon, oxygen, and carbon laterally-outward of the opposing sides of the conductive via and the conductive line in the vertical cross-section. A laterally-intervening-insulator material comprising silicon and oxygen is formed laterally-outward of opposing sides of the laterally-inner-insulator material in the vertical cross-section. The laterally-intervening-insulator material comprises less carbon, if any, than the laterally-inner-insulator material. A laterally-outer-insulator material comprising silicon, oxygen, and carbon is formed laterally-outward of opposing sides of the laterally-intervening-insulator material in the vertical cross-section. The laterally-outer-insulator material comprises more carbon than the laterally-inner-insulator material. Elevationally-extending-conductor material is formed laterally between and along the insulative material in the vertical cross-section. additional method aspects, including structure independent of method of fabrication, are disclosed.
|
1. A construction of integrated circuitry, comprising:
a conductive line extending over a plurality of circuit elements, the conductive line including a side surface;
an insulating structure along the side surface of the conductive line;
wherein the insulating structure comprises a first insulator material and a second insulator material, the first insulator material being between the side surface of the conductive line and the second insulator material;
wherein the first insulator material comprises silicon, oxygen, and carbon;
wherein the second insulator material comprises silicon, oxygen, and carbon; and
wherein the insulating structure further comprises a void space laterally between the first insulator material and the second insulator material in a horizontal cross-section that is common to the first insulator material, the void space, and the second insulator material.
5. A construction of integrated circuitry, comprising:
a conductive line extending over a plurality of circuit elements, the conductive line including a side surface;
an insulating structure along the side surface of the conductive line;
wherein the insulating structure comprises a first insulator material and a second insulator material, the first insulator material being between the side surface of the conductive line and the second insulator material;
wherein the first insulator material comprises silicon, oxygen, and carbon;
wherein the second insulator material comprises silicon, oxygen, and carbon;
further comprising a plurality of second conductive vias, each of the plurality of second conductive vias being electrically coupled to a corresponding one of the circuit elements; and
wherein the insulating structure is between each of the second conductive vias and the conductive line.
8. A construction of integrated circuitry, comprising:
a conductive line extending over a plurality of circuit elements, the conductive line including a side surface;
an insulating structure along the side surface of the conductive line;
wherein the insulating structure comprises a first insulator material and a second insulator material, the first insulator material being between the side surface of the conductive line and the second insulator material;
wherein the first insulator material comprises silicon, oxygen, and carbon;
wherein the second insulator material comprises silicon, oxygen, and carbon;
wherein the insulating structure further comprises a third insulator material between the first insulator material and the second insulator material;
wherein the third insulator material comprises silicon and oxygen, and the third insulator material comprising less carbon, if any, than the first insulator material; and
wherein the second insulator material comprises more carbon than the first insulator material.
6. A construction of integrated circuitry, comprising:
a conductive line extending over a plurality of circuit elements, the conductive line including a side surface;
an insulating structure along the side surface of the conductive line;
wherein the insulating structure comprises a first insulator material and a second insulator material, the first insulator material being between the side surface of the conductive line and the second insulator material;
wherein the first insulator material comprises silicon, oxygen, and carbon;
wherein the second insulator material comprises silicon, oxygen, and carbon;
wherein the second insulator material comprises more carbon than the first insulator material;
further comprising a plurality of first conductive vias and a plurality of second conductive vias;
wherein each of the first conductive vias protrudes downwardly from the conductive line, and
wherein each of the first conductive vias and each of the plurality of second conductive vias are electrically coupled to an associated one of the circuit elements.
17. A construction of integrated circuitry, comprising:
a conductive line extending over a plurality of circuit elements, the conductive line including a side surface;
an insulating structure along the side surface of the conductive line;
wherein the insulating structure comprises a first insulator material and a second insulator material, the first insulator material being between the side surface of the conductive line and the second insulator material;
wherein the first insulator material comprises silicon, oxygen, and carbon;
wherein the second insulator material comprises silicon, oxygen, and carbon;
wherein the insulating structure further comprises a void space between the first insulator material and the second insulator material; and
further comprising:
an additional conductive line extending over the plurality of circuit elements substantially parallel to the conductive line, the additional conductive line including an additional side surface;
an additional insulating structure along the additional side surface of the additional conductive line;
wherein the additional insulating structure comprises a third insulator material and a fourth insulator material, the third insulator material being between the additional side surface of the additional conductive line and the fourth insulator material;
wherein the third insulator material comprises silicon, oxygen, and carbon;
wherein the fourth insulator material comprises silicon, oxygen, and carbon; the fourth insulator material comprising more carbon than the third insulator material; and
wherein the additional insulating structure further comprises an additional void space between the third insulator material and the fourth insulator material.
2. The construction of
3. The construction of
4. The construction of
7. The construction of
9. The construction of
10. The construction of
11. The construction of
wherein the insulating structure is between each of the second conductive vias and the conductive line.
12. The construction of
wherein each of the first conductive vias protrudes downwardly from the conductive line, and
wherein each of the first conductive vias and each of the plurality of second conductive vias are electrically coupled to an associated one of the circuit elements.
13. The construction of
14. The construction of
an additional conductive line extending over the plurality of circuit elements substantially parallel to the conductive line, the additional conductive line including an additional side surface;
an additional insulating structure along the additional side surface of the additional conductive line;
wherein the additional insulating structure comprises a fourth insulator material and a fifth insulator material, the fourth insulator material being between the additional side surface of the additional conductive line and the fifth insulator material;
wherein the fourth insulator material comprises silicon, oxygen, and carbon;
wherein the fifth insulator material comprises silicon, oxygen, and carbon; the fifth insulator material comprising more carbon than the fourth insulator material; and
wherein the insulating structure further comprises a sixth insulator material between the fourth insulator material and the fifth insulator material, the sixth insulator material comprising less carbon, if any, than the fourth insulator material.
15. The construction of
wherein each of the first conductive vias is between the insulating structure and the additional insulating structure and is electrically coupled to an associated one of the plurality of circuit elements;
wherein each of the second conductive vias protrudes downwardly from the conductive line to be electrically coupled to an associated one of the plurality of circuit elements; and
wherein each of the third conductive vias protrudes downwardly from the additional conductive line to be electrically coupled to an associated one of the plurality of circuit elements.
16. The construction of
wherein the additional insulating structure is between each of the plurality of first conductive vias and each of the plurality of third conductive vias.
18. The construction of
wherein each of the first conductive vias is between the insulating structure and the additional insulating structure and electrically coupled to an associated one of the plurality of circuit elements;
wherein each of the second conductive vias protrudes downwardly from the conductive line to be electrically coupled to an associated one of the plurality of circuit elements; and
wherein each of the third conductive vias protrudes downwardly from the additional conductive line to be electrically coupled to an associated one of the plurality of circuit elements.
19. The construction of
wherein the additional insulating structure is between each of the plurality of first conductive vias and each of the plurality of third conductive vias.
|
This patent resulted from a continuation application of U.S. patent application Ser. No. 15/489,311, filed Apr. 17, 2017, entitled “A Construction Of Integrated Circuitry And A Method Of Forming An Elevationally-Extending Conductor Laterally Between A Pair Of Structures”, naming Silvia Borsari as inventor, the disclosure of which is incorporated by reference.
Embodiments disclosed herein pertain to constructions of integrated circuitry and to methods of forming an elevationally-extending conductor laterally between a pair of structures.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Memory may be fabricated in one or more arrays of individual memory cells. Memory cells may be written to, or read from, using digit lines (which may also be referred to as bit lines, data lines, or sense lines) and access lines (which may also be referred to as word lines). The sense lines may conductively interconnect memory cells along columns of the array, and the access lines may conductively interconnect memory cells along rows of the array. Each memory cell may be uniquely addressed through the combination of a sense line and an access line.
Memory cells may be volatile, semi-volatile, or nonvolatile. Nonvolatile memory cells can store data for extended periods of time in the absence of power. Nonvolatile memory is conventionally specified to be memory having a retention time of at least about 10 years. Volatile memory dissipates, and is therefore refreshed/rewritten to maintain data storage. Volatile memory may have a retention time of milliseconds or less. Regardless, memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
One type of memory cell has at least one transistor and at least one capacitor. In some such structures, one conductive via extends downwardly from a sense line to one source/drain region (e.g., a circuit node) of the transistor. Additionally, another conductive via may be laterally-adjacent the one conductive via and extend downwardly from a storage node of the capacitor to another source/drain region of the transistor. Unfortunately, parasitic capacitance exists laterally between the one conductive via and the other conductive via. Such parasitic capacitance can adversely affect circuit performance. Parasitic capacitance laterally between conductive vias in other circuitry can also adversely affect circuit performance.
Embodiments of the invention encompass methods of forming an elevationally-extending conductor laterally between a pair of structures and a construction of integrated circuitry independent of method of manufacture. Method embodiments are initially described with reference to
Referring to
Base substrate 11 comprises semiconductor material 12 (e.g., appropriately, and variously, doped monocrystalline silicon), trench isolation regions 14 (e.g., silicon nitride and/or doped or undoped silicon dioxide), and active area regions 16 comprising suitably-doped semiconductor material 12. In one embodiment and as will be shown, structure 8 will comprise memory cells individually comprising a field effect transistor 25 and a capacitor (not shown in
Structures/constructions 28 have been fabricated above base substrate 11. The discussion proceeds with fabrication relative to a pair of immediately-adjacent structures 28 in a method of forming an elevationally-extending conductor laterally between structures 28 of such pair. Individual structures 28 have been formed to comprise an elevationally-extending-conductive via 30 and a conductive line 32 electrically coupled to and crossing above conductive via 30. In one embodiment and as shown, individual conductive lines 32 are directly electrically coupled to and directly against tops 37 of conductive vias 30. In one embodiment, conductive line 32 comprises first conductive material 34 and conductive via 30 comprises second conductive material 36 of different composition from that of first conductive material 34. In one embodiment, first conductive material 34 comprises metal material (e.g., one or more of TiN, Ti, WN, WSix, etc.). In one embodiment, second conductive material 36 comprises conductively-doped semiconductor material (e.g., phosphorus-doped polysilicon). Conductive line 32 and conductive via 30 have opposing sides 35 and 33, respectively, in a vertical cross-section (e.g., the cross-section depicted by
Elevationally-extending-insulative material is formed along opposing sides 35 and 33 of conductive via 30 and conductive line 32, respectively, in the vertical cross-section. Such is shown as including the forming of a laterally-inner-insulator material 46 comprising, consisting essentially of, or consisting of silicon, oxygen, and carbon laterally-outward of opposing sides 33 of conductive via 30 and of opposing sides 35 of conductive line 32 in the vertical cross-section. Ideally, the carbon is bonded to the silicon as opposed to being present as an un-bonded dopant, and material 46 comprises, consists essentially of, or consists of a silicon oxycarbide. In one embodiment, laterally-inner-insulator material 46 comprises greater than 4.0 atomic percent carbon and less than 15.0 atomic percent carbon. In one embodiment, laterally-inner-insulator material 46 has k (dielectric constant) greater than 4.2 and less than 4.5. An example thickness for laterally-inner-insulator material 46 is 10 Angstroms to 30 Angstroms. In one embodiment, structure 28 extends into an opening (
Referring to
In one embodiment, laterally-intervening-insulator material 48 is devoid of carbon, and in another embodiment comprises carbon. In this document, “devoid of carbon” means from 0 atomic percent carbon to no more than 0.01 atomic percent carbon, with a material that comprises carbon having more than 0.01 atomic percent carbon. In one embodiment, laterally-intervening-insulator material 48 comprises at least 1.0 atomic percent carbon, and in one embodiment comprises no more than 4.0 atomic percent carbon. In one embodiment, laterally-intervening-insulator material 48 has k no greater than 4.1. An example thickness for laterally-intervening-insulator material 48 is 30 Angstroms to 50 Angstroms.
In one embodiment, laterally-outer-insulator material 50 comprises at least 15.0 atomic percent carbon, in one embodiment comprises no more than 30 atomic percent carbon, and in one embodiment comprises no more than 20 atomic percent carbon. In one embodiment, laterally-outer-insulator material 50 has k of at least 4.5, in one embodiment no greater than 6.5, and in one embodiment no greater than 5.3.
Elevationally-extending-conductor material is formed laterally between and along elevationally-extending insulative material 44 in the vertical cross-section. One example embodiment of doing so is next described with reference to
Referring to
Referring to
Referring to
Referring to
In one embodiment, the forming of insulative material 44 (e.g.,
Laterally-intervening-insulator material 48 may wholly, partially, or not at all remain as part of a finished circuit construction. In one embodiment, and as shown in
Embodiments of the invention also encompass constructions of integrated circuitry independent of method of manufacture. However, any of the structural attributes described above with respect to method embodiments may be found in structural aspects of the invention and vice versa. In one embodiment, a pair of structures (e.g., 28) individually comprise an elevationally-extending conductive via (e.g., 30) and a conductive line (e.g., 32) electrically coupled to and crossing above the conductive via. The conductive line and the conductive via respectively have opposing sides (e.g., 35, 33, respectively) in a vertical cross-section. Elevationally-extending-insulative material (e.g., 44) is along the opposing sides of the conductive line and the conductive via in the vertical cross-section. The insulative material comprises a laterally-inner-insulator material (e.g., 46) comprising silicon, oxygen, and carbon laterally outward of the opposing sides of the conductive via and the conductive line in the vertical cross-section. A laterally-intervening-insulator material (e.g., 48) comprising silicon and oxygen is laterally-outward of the opposing sides of the laterally-inner-insulator material (e.g., 47) in the vertical cross-section. The laterally-intervening-insulator material comprises less carbon, if any, than the laterally-inner-insulator material. A laterally-outer-insulator material (e.g., 50) comprising silicon-oxygen- and carbon is laterally-outward of opposing sides (e.g., 49) of the laterally-intervening-insulator material in the vertical cross-section. The laterally-outer-insulator material comprises more carbon than the laterally-inner-insulator material. Elevationally-extending conductor material (e.g., 54) is laterally between and along insulative material 44 in the vertical cross-section.
Any other attribute(s) or aspect(s) as shown and/or described herein with respect to other embodiments may be used.
In one embodiment, a pair of structures (e.g., 28) individually comprise an elevationally-extending conductive via (e.g., 30) and a conductive line (e.g., 32) electrically coupled to and crossing above the conductive via. The conductive line and the conductive via respectively have opposing sides (e.g., 35, 33, respectively) in a vertical cross-section. Elevationally-extending-insulative material (e.g., 44) is along the opposing sides of the conductive line and the conductive via in the vertical cross-section. The insulative material comprises a laterally-inner-insulator material (e.g., 46) comprising silicon, oxygen, and carbon laterally outward of the opposing sides of the conductive via and the conductive line in the vertical cross-section. A laterally-outer-insulator material (e.g., 50) comprising silicon, oxygen, and carbon is laterally-outward of opposing sides (e.g., 47) of the laterally-inner-insulator material in the vertical cross-section. The laterally-outer-insulator material comprises more carbon than the laterally-inner-insulator material. A void space (e.g., 75) is laterally between and extends elevationally along at least a majority of elevational thickness of the laterally-inner-insulator material and of elevational thickness of the laterally-outer-insulator material in the vertical cross-section. Elevationally-extending conductor material (e.g., 54) is laterally between and along insulative material 44 in the vertical cross-section.
Any other attribute(s) or aspect(s) as shown and/or described herein with respect to other embodiments may be used.
In one embodiment, a construction of integrated circuitry comprises a conductive line extending over a plurality of circuit elements. The conductive line includes a side surface. An insulating structure is along the side surface of the conductive line. The insulating structure comprises a first insulator material and a second insulator material. The first insulator material is between the side surface of the conductive line and the second insulator material. The first insulator material comprises silicon, oxygen, and carbon. The second insulator material comprises silicon, oxygen, and carbon. Any other attribute(s) or aspect(s) as shown and/or described herein with respect to other embodiments may be used.
In this document unless otherwise indicated, “elevational”, “higher”, “upper”, “lower”, “top”, “atop”, “bottom”, “above”, “below”, “under”, “beneath”, “up”, and “down” are generally with reference to the vertical direction. “Horizontal” refers to a general direction along a primary substrate surface and may be relative to which the substrate is processed during fabrication, and vertical is a direction generally orthogonal thereto. Further, “vertical” and “horizontal” as used herein are generally perpendicular directions relative one another and independent of orientation of the substrate in three-dimensional space. Additionally, “elevationally-extending” and “extending elevationally” refer to a direction that is angled away by at least 45° from horizontal. Further, “extend(ing) elevationally” and “elevationally-extending” with respect to a field effect transistor are with reference to orientation of the transistor's channel length along which current flows in operation between the source/drain regions. For bipolar junction transistors, “extend(ing) elevationally” and “elevationally-extending” are with reference to orientation of the base length along which current flows in operation between the emitter and collector.
Further, “directly above” requires at least some lateral overlap (i.e., horizontally) of two stated regions/materials/components relative one another. Also, use of “above” not preceded by “directly” only requires that some portion of the stated region/material/component that is above the other be elevationally outward of the other (i.e., independent of whether there is any lateral overlap of the two stated regions/materials/components).
Any of the materials, regions, and structures described herein may be homogenous or non-homogenous, and regardless may be continuous or discontinuous over any material which such overlie. Further, unless otherwise stated, each material may be formed using any suitable or yet-to-be-developed technique, with atomic layer deposition, chemical vapor deposition, physical vapor deposition, epitaxial growth, diffusion doping, and ion implanting being examples.
Additionally, “thickness” by itself (no preceding directional adjective) is defined as the mean straight-line distance through a given material or region perpendicularly from a closest surface of an immediately-adjacent material of different composition or of an immediately-adjacent region. Additionally, the various materials or regions described herein may be of substantially constant thickness or of variable thicknesses. If of variable thickness, thickness refers to average thickness unless otherwise indicated, and such material or region will have some minimum thickness and some maximum thickness due to the thickness being variable. As used herein, “different composition” only requires those portions of two stated materials or regions that may be directly against one another to be chemically and/or physically different, for example if such materials or regions are not homogenous. If the two stated materials or regions are not directly against one another, “different composition” only requires that those portions of the two stated materials or regions that are closest to one another be chemically and/or physically different if such materials or regions are not homogenous. In this document, a material, region, or structure is “directly against” another when there is at least some physical touching contact of the stated materials, regions, or structures relative one another. In contrast, “over”, “on”, “adjacent”, “along”, and “against” not preceded by “directly” encompass “directly against” as well as construction where intervening material(s), region(s), or structure(s) result(s) in no physical touching contact of the stated materials, regions, or structures relative one another.
Herein, regions-materials-components are “electrically coupled” relative one another if in normal operation electric current is capable of continuously flowing from one to the other, and does so predominately by movement of subatomic positive and/or negative charges when such are sufficiently generated. Another electronic component may be between and electrically coupled to the regions-materials-components. In contrast, when regions-materials-components are referred to as being “directly electrically coupled”, no intervening electronic component (e.g., no diode, transistor, resistor, transducer, switch, fuse, etc.) is between the directly electrically coupled regions-materials-components.
Additionally, “metal material” is any one or combination of an elemental metal, a mixture or an alloy of two or more elemental metals, and any conductive metal compound.
In this document, a selective etch or removal is an etch or removal where one material is removed relative to another stated material or materials at a rate of at least 2.0:1. Further, selectively growing or selectively forming is growing or forming one material relative to another stated material or materials at a rate of at least 2.0:1 for at least the first 100 Angstroms of growing or forming.
In some embodiments, a method of forming an elevationally-extending conductor laterally between a pair of structures comprises forming a pair of structures individually comprising an elevationally-extending-conductive via and a conductive line electrically coupled to and crossing above the conductive via. The conductive line and the conductive via respectively have opposing sides in a vertical cross-section. Elevationally-extending-insulative material is formed along the opposing sides of the conductive via and the conductive line in the vertical cross-section. The forming of the insulative material comprises forming a laterally-inner-insulator material comprising silicon, oxygen, and carbon laterally-outward of the opposing sides of the conductive via and the conductive line in the vertical cross-section. A laterally-intervening-insulator material comprising silicon and oxygen is formed laterally-outward of opposing sides of the laterally-inner-insulator material in the vertical cross-section. The laterally-intervening-insulator material comprises less carbon, if any, than the laterally-inner-insulator material. A laterally-outer-insulator material comprising silicon, oxygen, and carbon is formed laterally-outward of opposing sides of the laterally-intervening-insulator material in the vertical cross-section. The laterally-outer-insulator material comprises more carbon than the laterally-inner-insulator material. Elevationally-extending-conductor material is formed laterally between and along the insulative material in the vertical cross-section.
In some embodiments, a construction of integrated circuitry comprises a pair of structures individually comprising an elevationally-extending-conductive via and a conductive line electrically coupled to and crossing above the conductive via. The conductive line and the conductive via respectively having opposing sides in a vertical cross-section. Elevationally-extending-insulative material is along the opposing sides of the conductive via and the conductive line in the vertical cross-section. The insulative material comprises a laterally-inner-insulator material comprising silicon, oxygen, and carbon laterally-outward of the opposing sides of the conductive via and the conductive line in the vertical cross-section. A laterally-intervening-insulator material comprising silicon and oxygen is laterally-outward of opposing sides of the laterally-inner-insulator material in the vertical cross-section. The laterally-intervening-insulator material comprises less carbon, if any, than the laterally-inner-insulator material. A laterally-outer-insulator material comprising silicon, oxygen, and carbon is laterally-outward of opposing sides of the laterally-intervening-insulator material in the vertical cross-section. The laterally-outer-insulator material comprises more carbon than the laterally-inner-insulator material. Elevationally-extending-conductor material is laterally between and along the insulative material in the vertical cross-section.
In some embodiments, a construction of integrated circuitry comprises a pair of structures individually comprising an elevationally-extending-conductive via and a conductive line electrically coupled to and crossing above the conductive via. The conductive line and the conductive via respectively having opposing sides in a vertical cross-section. Elevationally-extending-insulative material is along the opposing sides of the conductive via and the conductive line in the vertical cross-section. The insulative material comprises a laterally-inner-insulator material comprising silicon, oxygen, and carbon laterally-outward of the opposing sides of the conductive via and the conductive line in the vertical cross-section. A laterally-outer-insulator material comprising silicon, oxygen, and carbon is laterally-outward of opposing sides of the laterally-inner-insulator material in the vertical cross-section. The laterally-outer-insulator material comprises more carbon than the laterally-inner-insulator material. A void space is laterally between and extends elevationally along at least a majority of elevational thickness of the laterally-inner-insulator material and of elevational thickness of the laterally-outer-insulator material in the vertical cross-section. Elevationally-extending-conductor material is laterally between and along the insulative material in the vertical cross-section.
In some embodiments, a construction of integrated circuitry comprises a conductive line extending over a plurality of circuit elements. The conductive line includes a side surface. An insulating structure is along the side surface of the conductive line. The insulating structure comprises a first insulator material and a second insulator material. The first insulator material is between the side surface of the conductive line and the second insulator material. The first insulator material comprises silicon, oxygen, and carbon. The second insulator material comprises silicon, oxygen, and carbon.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10157841, | Apr 17 2017 | Micron Technology, Inc.; Micron Technology, Inc | Construction of integrated circuitry and a method of forming an elevationally-extending conductor laterally between a pair of structures |
20090134517, | |||
WO2017059992, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 07 2018 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Jan 15 2019 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | SUPPLEMENT NO 11 TO PATENT SECURITY AGREEMENT | 048082 | /0860 | |
Jan 15 2019 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SUPPLEMENT NO 2 TO PATENT SECURITY AGREEMENT | 048082 | /0889 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050718 | /0764 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051026 | /0568 |
Date | Maintenance Fee Events |
Nov 07 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Sep 19 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 31 2023 | 4 years fee payment window open |
Oct 01 2023 | 6 months grace period start (w surcharge) |
Mar 31 2024 | patent expiry (for year 4) |
Mar 31 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 31 2027 | 8 years fee payment window open |
Oct 01 2027 | 6 months grace period start (w surcharge) |
Mar 31 2028 | patent expiry (for year 8) |
Mar 31 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 31 2031 | 12 years fee payment window open |
Oct 01 2031 | 6 months grace period start (w surcharge) |
Mar 31 2032 | patent expiry (for year 12) |
Mar 31 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |