structure and method for a backside capacitor using through-substrate vias (TSVs) and backside metal plates. The structure includes: a substrate, a device layer over the substrate, a first plurality of metal layers connected to the device layer, where the device layer and the first plurality of metal layers are disposed on a first side of the substrate, and a second plurality of metal layers disposed on a second side of the substrate opposite the first side, where the second plurality of metal layers form at least one capacitor and where a plurality of through-substrate vias (TSVs) extend between the first plurality of metal layers and the second plurality of metal layers.
|
11. A structure comprising:
a substrate;
a device layer over the substrate;
a first plurality of metal layers connected to the device layer, wherein the device layer and the first plurality of metal layers are disposed on a first side of the substrate; and
a second plurality of metal layers disposed on a second side of the substrate opposite the first side, wherein the second plurality of metal layers form at least one capacitor and wherein a plurality of through-substrate vias (TSVs) extend between the first plurality of metal layers and the second plurality of metal layers.
1. A method comprising:
providing a substrate;
providing at least one device layer over the substrate;
providing a first plurality of metal layers over the at least one device layer on a first side of the substrate, wherein the first plurality of metal layers are connected to devices in the device layer;
forming a second plurality of metal layers on a second side of the substrate opposite the first side, wherein the second plurality of metal layers form at least one capacitor; and
connecting the plurality of first metal layers to the second plurality of metal layers using a plurality of through-substrate-vias (TSVs).
2. The method of
forming a plurality of holes through a first one of the second plurality of metal layers; and
connecting the plurality of TSVs to a second one of the second plurality of metal layers using the plurality of holes through the first one of the second plurality of layers.
3. The method of
4. The method of
5. The method of
forming the plurality of holes at a center and at a periphery of the first one of the second plurality of layers.
7. The method of
8. The method of
9. The method of
forming the plurality of holes only through a periphery of the first one of the plurality of metal layers.
12. The structure of
14. The structure of
15. The structure of
16. The structure of
17. The structure of
18. The structure of
19. The structure of
|
The present invention relates to through vias, and more specifically, to forming one or more capacitors for a die using through-substrate vias.
Many methods have been suggested in semiconductor manufacturing technology to form 3D-ICs. 3D-IC technology typically demands very thin chips of tens of microns to achieve high density integration. The thin chips are stacked and electrically connected by through substrate vias (TSVs). Efficient use of TSVs permits superior electrical connection throughout a 3D-IC, and can offer other benefits for 3D-ICs. As such, there is a need to more effectively use TSVs for 3D-ICs.
According to one embodiment of the present disclosure, a method is provided. The method includes: providing a substrate, providing at least one device layer over the substrate, providing a first plurality of metal layers over the at least one device layer on a first side of the substrate, where the first plurality of metal layers are connected to devices in the device layer, forming a second plurality of metal layers on a second side of the substrate opposite the first side, where the second plurality of metal layers form at least one capacitor, connecting the plurality of first metal layers to the second plurality of metal layers using a plurality of through-substrate-vias (TSVs).
According to another embodiment of the present disclosure, a structure is provided. The structure includes: The structure includes: a substrate, a device layer over the substrate, a first plurality of metal layers connected to the device layer, where the device layer and the first plurality of metal layers are disposed on a first side of the substrate, and a second plurality of metal layers disposed on a second side of the substrate opposite the first side, where the second plurality of metal layers form at least one capacitor and where a plurality of through-substrate vias (TSVs) extend between the first plurality of metal layers and the second plurality of metal layers.
It is noted that the drawings of the present application are provided for illustrative purposes and, as such, they are not drawn to scale. In the drawings and the description that follows, like materials are referred to by like reference numerals. For purposes of the description hereinafter, the terms “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the components, layers and/or materials as oriented in the drawing figures which accompany the present application.
In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide a thorough understanding of the present disclosure. However, it will be appreciated by one of ordinary skill in the art that the present disclosure may be practiced with viable alternative process options without these specific details. In other instances, well-known structures or processing steps have not been described in detail in order to avoid obscuring the various embodiments of the present disclosure.
Very-large-scale-integrated circuits (“VLSI circuits”) can be fabricated on a thin silicon wafer or other suitable material. At least one benefit of the present disclosure is providing for one or more embodiments that utilize both sides of a silicon wafer (or other suitable material or wafer). One side forms a connection for the device layers, and the other side, e.g. the back side, has two or more metal plates for forming capacitors on the back side of the structure. The capacitors are connected to the entire structure by through-substrate vias (TSVs) and the contact of the TSVs through and on the two or more metal plates form the capacitors on the back side of the structure. Utilizing the backside of the structure is an efficient use of space for building large scale solutions, and having the capacitors on the back of the substrate allows for direct connection to components, such as transistors, located on a device layer(s) of the structure, which in turn provides for more efficient device use by minimizing current leakage.
The device 100 is interconnected using multiple TSV connections 135. In one embodiment, a set 140 of two or more metal plates is deposited on the back of the device 100, e.g. the back or unused side 110a of substrate 110 using any suitable plating or deposition process. The plates forming the set 140 are discussed in greater detail with reference to
In
In one embodiment, whether the configuration of
In one embodiment, a dielectric layer 124 is deposited on semiconductor plate 150a, followed by patterning the holes 170a (shown in detail in
As shown in
With respect to
In one embodiment, per block 560, a suitable dielectric material is deposited in between the back metal plates 150a, 150b, and in conjunction with the TSV connections, forms one or more capacitors 140a. Per block 570, the number and size of the capacitors is adjustable by the manner in which the TSVs 135 are connected, where in one embodiment micro TSVs 135a can go through holes that cover periphery and center of a back plate and where in one embodiment TSVs 135 are standard TSVs that can connect along the periphery of a back plate. In one embodiment, the TSVs 135a connect directly to devices in the device layer 120. In one embodiment, the one back plate is a VSS plate and one plate is a VDD plate, and both plates have substantially the same thickness. In one embodiment, more than one set of back plates 150a, 150b are deposited on the backside of the substrate 110 in order to form multiple layers of capacitors. The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
In the following, reference is made to embodiments presented in this disclosure. However, the scope of the present disclosure is not limited to specific described embodiments. Instead, any combination of the following features and elements, whether related to different embodiments or not, is contemplated to implement and practice contemplated embodiments. Furthermore, although embodiments disclosed herein may achieve advantages over other possible solutions or over the prior art, whether or not a particular advantage is achieved by a given embodiment is not limiting of the scope of the present disclosure. Thus, the following aspects, features, embodiments and advantages are merely illustrative and are not considered elements or limitations of the appended claims except where explicitly recited in a claim(s). Likewise, reference to “the invention” shall not be construed as a generalization of any inventive subject matter disclosed herein and shall not be considered to be an element or limitation of the appended claims except where explicitly recited in a claim(s).
Aspects of the present invention may take the form of an entirely hardware embodiment, an entirely software embodiment (including firmware, resident software, micro-code, etc.) or an embodiment combining software and hardware aspects that may all generally be referred to herein as a “circuit,” “module” or “system.”
While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.
Stasiak, Daniel, Naser, Hassan
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5811868, | Dec 20 1996 | GLOBALFOUNDRIES Inc | Integrated high-performance decoupling capacitor |
6222246, | Jan 08 1999 | Intel Corporation | Flip-chip having an on-chip decoupling capacitor |
6236103, | Mar 31 1999 | International Business Machines Corp.; INTERNATIONAL BUSINESS MACHIES CORPORATION | Integrated high-performance decoupling capacitor and heat sink |
6342724, | May 23 1997 | Micron Technology, Inc. | Thin film capacitor coupons for memory modules and multi-chip modules |
6492244, | Nov 21 2001 | International Business Machines Corporation | Method and semiconductor structure for implementing buried dual rail power distribution and integrated decoupling capacitance for silicon on insulator (SOI) devices |
6819543, | Dec 31 2002 | Intel Corporation | Multilayer capacitor with multiple plates per layer |
7812461, | Mar 27 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing integrated circuit having redistribution layer with recessed connectors |
7851321, | May 30 2006 | GLOBALFOUNDRIES U S INC | Semiconductor integrated circuit devices having high-Q wafer back-side capacitors |
7960773, | Aug 29 2008 | Industrial Technology Research Institute | Capacitor device and method for manufacturing the same |
9397038, | Feb 27 2015 | Invensas Corporation | Microelectronic components with features wrapping around protrusions of conductive vias protruding from through-holes passing through substrates |
20090180257, | |||
20140183758, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 25 2018 | NASER, HASSAN | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046982 | /0708 | |
Sep 25 2018 | STASIAK, DANIEL | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046982 | /0708 | |
Sep 26 2018 | International Business Machines Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 26 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Nov 06 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 06 2023 | M1554: Surcharge for Late Payment, Large Entity. |
Date | Maintenance Schedule |
Apr 07 2023 | 4 years fee payment window open |
Oct 07 2023 | 6 months grace period start (w surcharge) |
Apr 07 2024 | patent expiry (for year 4) |
Apr 07 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 07 2027 | 8 years fee payment window open |
Oct 07 2027 | 6 months grace period start (w surcharge) |
Apr 07 2028 | patent expiry (for year 8) |
Apr 07 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 07 2031 | 12 years fee payment window open |
Oct 07 2031 | 6 months grace period start (w surcharge) |
Apr 07 2032 | patent expiry (for year 12) |
Apr 07 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |