A method for producing a via in a wafer includes providing a wafer, comprising silicon. The method includes producing a conductive region, in the form of a conductor track, preferably composed of polycrystalline silicon, in the wafer. The method includes producing a hole in the wafer such that the hole is fluidically connected to the conductive region and the sidewalls of the hole comprise silicon. The method includes applying a tungsten hexafluoride-resistant protective layer, produced from silicon oxide, in the region of the surface of the hole that is to be produced or has been produced, such that an opening of the hole is free of a protective layer. The method includes applying tungsten hexafluoride to the hole and the region of the opening of the hole by a reducing-agent-free vapor phase deposition process, preferably in the form of a CVD process, for producing the via.
|
1. A method for producing at least one via in a wafer, the method comprising:
providing a wafer, comprising silicon;
producing a conductive region, formed as a conductor track, in the wafer;
producing a hole in the wafer, such that the hole is fluidically at least partly connected to the conductive region and the sidewalls of the hole comprise silicon;
applying a tungsten hexafluoride-resistant protective layer, produced from silicon oxide, in a region of the surface of the hole that is to be produced or has been produced, such that an opening of the hole that is to be produced or has been produced is free of a protective layer, and
applying tungsten hexafluoride to the hole and a region of the opening of the hole by a reducing-agent-free vapor phase deposition process for producing the at least one via.
3. The method according to
4. The method according to
5. The method according to
6. The method according to
7. The method according to
8. The method according to
9. The method according to
10. A chip comprising at least one via, produced by the method according to
11. The chip according to
12. The chip according to
13. The method according to
14. The method according to
16. The method according to
17. The method according to
|
This application claims priority under 35 U.S.C. § 119 to patent application number DE 10 2017 216 937.0, filed on Sep. 25, 2017 in Germany, the disclosure of which is incorporated herein by reference in its entirety.
The disclosure relates to a method for producing at least one via in a wafer.
The disclosure furthermore relates to a chip.
Vias are used to make electrical contact with microelectronic structures, such as semiconductor structures or the like, which consist for example of conductive and nonconductive layers arranged alternately.
A method for producing a via has been disclosed by U.S. Pat. No. 6,309,966 B1, for example. For this purpose, tungsten hexafluoride is applied to a wafer with a hole that has already been produced, and tungsten from the tungsten hexafluoride is then reduced with the aid of hydrogen or monosilane SiH4 and thus deposited. The tungsten then deposits in the hole and on the surface of the wafer. Since the deposited tungsten on the surface of the wafer is undesired, said tungsten is removed by means of polishing, with the result that only the holes are filled. Such a method is shown schematically in
In order to reduce the stress caused by a fully filled tungsten via in the wafer, firstly what has been disclosed involves introducing load relieving structures into the wafer material (see
In one embodiment, the disclosure provides a method for producing at least one via in a wafer,
comprising the following steps:
In a further embodiment, the disclosure provides a chip comprising at least one via, produced by a method according to the following description.
One of the advantages achieved thereby is that the tungsten can be deposited selectively in the hole, without using a reducing agent such as hydrogen or silane. The silicon of the inner surface of the hole reacts with the tungsten hexafluoride to form volatile silicon fluoride and tungsten is deposited on the inner surface. The resulting tungsten layer in the interior of the hole, with increasing thickness, limits or restricts a further increase in the thickness of the tungsten layer on the inner side of the hole since less silicon is available as reactant or the diffusion length is increased. A further advantage is that this likewise enables the amount of tungsten deposited in the deeper region of the hole to be just as much as at the entrance, that is to say in the upper region of the hole. A further advantage is that the expensive and complex polishing process required hitherto can be obviated since the tungsten hexafluoride reacts only with the silicon, but not with the protective layer. Furthermore, one advantage is that stress is reduced without the need to produce load-relieving structures or the like in a complex manner, which moreover take up considerable space on the wafer. Furthermore, the reliability is increased since the tungsten hexafluoride can react with the material of the conductor track and enables a reliable and electrically good connection, particularly if the conductor track is produced from polycrystalline silicon.
The term “sidewall” should be understood in the broadest sense and, in particular in the description, relates to any type of inner or outer wall of a hole. The sidewalls of a hole are U-shaped, in particular.
The term “via” should be understood in the broadest sense and, in particular in the description, relates to any type of an, in particular, vertical, electrical connection between different planes of a printed circuit board, of a chip, wafer or the like. The term “via” should be understood to mean in particular a “vertical interconnect access” or a “TSV”, “Through-Silicon Via”.
Further features, advantages and further embodiments of the disclosure are described hereinafter or are disclosed thereby:
In accordance with one advantageous development, the hole is closed with a soft conductive material, in particular a soft metal such as aluminum or the like. One of the advantages thereof is that a closed, stress-reduced via can be produced which does not entrain any liquids. Consequently, corrosion is reduced and the lifetime is increased.
In accordance with a further advantageous development, a lateral isolation is produced for the via that is to be produced or has been produced, in particular by producing isolation trenches filled with isolation material. Consequently, an electrical isolation for the via can already be produced beforehand, for example before the hole is produced, in a simple manner.
In accordance with a further advantageous development, in the region of the opening of the hole an opening in the protective layer and/or the opening of the hole are/is rounded. In this way, the deposition of the soft material, for example of aluminum for closing the hole, can be improved since sharp edges and hence stress are avoided.
In accordance with a further advantageous development, the protective-layer-free region is formed such that it is larger than the opening of the hole. In this way, the silicon directly around the via to be produced is exposed or kept free, such that during a reducing-agent-free CVD process the tungsten hexafluoride can react with the silicon on the surface, too, and is thus likewise deposited there. The protective-layer-free region thus comprises an area comprising the area of the opening of the hole and the surroundings thereof on the surface of the wafer.
In accordance with a further advantageous development, the inner surface of the hole is roughened in order to enlarge the area of the sidewalls of the hole. Grooved sidewalls of the hole arise in this way. A larger area with the reactant silicon is thus made available to the tungsten hexafluoride during the reducing-agent-free vapor phase deposition process, which increases the reliability of the deposition and reduces the electrical resistance of the later via.
In accordance with a further advantageous development, the hole is formed in goblet-shaped fashion in cross section in the direction of the opening of the hole and/or in the direction of the conductor track. In this way, an upwardly narrowing hole can be produced, for example, which enables a more rapid closure by the soft material. A hole or via formed in goblet-shaped fashion, that is to say an upwardly widening hole, enables a better or simpler deposition of tungsten in the interior of the hole.
In accordance with a further advantageous development, the soft material is leveled at least once, in particular wherein afterward once again soft material is applied and leveled. In this regard, by way of example, after the deposition of the soft material, for example by aluminum being sputtered, the topography of the applied material can be leveled by backsputtering. In order to increase the layer thickness, aluminum can then once again be sputtered and can be leveled again in order to increase the thickness of the closure again.
In accordance with a further advantageous development, the hole is produced in circular, rectangular or hexagonal form in cross section. A circular embodiment of the vias enables vias with little stress, whereas rectangular embodiments of the vias minimize an undesired introduction of foreign material during the reducing-agent-free vapor phase deposition process. Overall the flexibility of vias is significantly increased as a result, since, by way of example, the embodiments can also be used to reduce the electrical resistance and/or to optimize the deposition of the tungsten during the reducing-agent-free vapor phase deposition process.
In accordance with a further advantageous development, a plurality of vias are arranged, which are conductively connected to one another. As a result, the resistance of the structure of the plurality of vias can be significantly reduced overall.
In accordance with a further advantageous development, the plurality of vias are electrically contactable by means of a common contact region. Electrical contacting is thus made possible in a simple manner.
Further important features and advantages of the disclosure are evident from the drawings and from the associated description of figures with reference to the drawings.
It goes without saying that the features mentioned above and those yet to be explained below can be used not only in the combination respectively indicated, but also in other combinations or by themselves, without departing from the scope of the present disclosure.
Preferred implementations and embodiments of the disclosure are illustrated in the drawings and are explained in greater detail in the following description, wherein identical reference signs refer to identical or similar or functionally identical component parts or elements.
Here in schematic form
In detail,
In order to minimize stress of the fully filled hole, load-relieving structures 200 are arranged in the upper region, as shown in
In a first step in accordance with
A further step in accordance with
In a further step in accordance with
In a further step in accordance with
In accordance with
In
In detail, in
In
In
In
In detail,
In detail,
To summarize, at least one embodiment has at least one of the following advantages:
Although the present disclosure has been described on the basis of preferred exemplary embodiments, it is not restricted thereto, but rather can be modified in diverse ways.
Stahl, Heiko, Reinmuth, Jochen, Majoni, Stefan, Schary, Timo, Kuhnke, Markus
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5552340, | Oct 27 1995 | Vanguard International Semiconductor Corp. | Nitridation of titanium, for use with tungsten filled contact holes |
5654234, | Apr 29 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming a void-free tungsten-plug contact in the presence of a contact opening overhang |
5700726, | Jun 21 1996 | Taiwan Semiconductor Manufacturing Company Ltd | Multi-layered tungsten depositions for contact hole filling |
5801096, | Jun 03 1996 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Self-aligned tungsen etch back process to minimize seams in tungsten plugs |
5861671, | Jun 21 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process for removing seams in tungsten plugs |
5889328, | Feb 26 1992 | GLOBALFOUNDRIES Inc | Refractory metal capped low resistivity metal conductor lines and vias |
5950099, | Apr 09 1996 | Kabushiki Kaisha Toshiba | Method of forming an interconnect |
5970374, | Oct 18 1996 | Chartered Semiconductor Manufacturing Ltd. | Method for forming contacts and vias with improved barrier metal step-coverage |
6093645, | Feb 10 1997 | Tokyo Electron Limited | Elimination of titanium nitride film deposition in tungsten plug technology using PE-CVD-TI and in-situ plasma nitridation |
6245657, | Apr 03 2000 | Taiwan Semiconductor Manufacturing Company | Self-aligned, low contact resistance, via fabrication process |
6251726, | Jan 21 2000 | Taiwan Semiconductor Manufacturing Company | Method for making an enlarged DRAM capacitor using an additional polysilicon plug as a center pillar |
6287964, | Jan 26 1998 | HYUNDAI ELECTRONICS INDUSTRIES CO , LTD | Method for forming a metallization layer of a semiconductor device |
6294799, | Nov 27 1995 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating same |
6309966, | Sep 03 1999 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Apparatus and method of a low pressure, two-step nucleation tungsten deposition |
6407002, | Aug 10 2000 | Taiwan Semiconductor Manufacturing Company | Partial resist free approach in contact etch to improve W-filling |
6727169, | Oct 15 1999 | ASM INTERNATIONAL N V | Method of making conformal lining layers for damascene metallization |
7074690, | Mar 25 2004 | Novellus Systems, Inc. | Selective gap-fill process |
20020061645, | |||
20030006441, | |||
20030157760, | |||
20070080459, | |||
20070161233, | |||
20080014352, | |||
20090148652, | |||
20090289334, | |||
20100144140, | |||
20100240212, | |||
20110221044, | |||
20120028454, | |||
20120161218, | |||
20130171822, | |||
20150048511, | |||
20150050807, | |||
20150111374, | |||
20150228491, | |||
20150262939, | |||
20170170125, | |||
20170186766, | |||
20170263611, | |||
20170271170, | |||
20170283942, | |||
20180061663, | |||
20190074191, | |||
20190148225, | |||
20190148402, | |||
20190164969, | |||
DE102011085084, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 19 2018 | Robert Bosch GmbH | (assignment on the face of the patent) | / | |||
Dec 03 2018 | STAHL, HEIKO | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048212 | /0163 | |
Dec 18 2018 | MAJONI, STEFAN | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048212 | /0163 | |
Dec 20 2018 | KUHNKE, MARKUS | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048212 | /0163 | |
Jan 22 2019 | REINMUTH, JOCHEN | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048212 | /0163 | |
Jan 22 2019 | SCHARY, TIMO | Robert Bosch GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048212 | /0163 |
Date | Maintenance Fee Events |
Sep 19 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Oct 26 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
May 05 2023 | 4 years fee payment window open |
Nov 05 2023 | 6 months grace period start (w surcharge) |
May 05 2024 | patent expiry (for year 4) |
May 05 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 05 2027 | 8 years fee payment window open |
Nov 05 2027 | 6 months grace period start (w surcharge) |
May 05 2028 | patent expiry (for year 8) |
May 05 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 05 2031 | 12 years fee payment window open |
Nov 05 2031 | 6 months grace period start (w surcharge) |
May 05 2032 | patent expiry (for year 12) |
May 05 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |