A circuit includes a first transistor, a second transistor and a first resistive load. The first transistor has a first terminal coupled to a first reference voltage terminal, a second terminal coupled to a second reference voltage terminal, and a control terminal coupled to the first reference voltage terminal. The second transistor has a first terminal coupled to the second reference voltage terminal, a second terminal coupled to the first reference voltage terminal and the control terminal of the first transistor, and a control terminal coupled to the second reference voltage terminal and the second terminal of the first transistor. The first transistor further comprises a third terminal coupled to the second reference voltage terminal through the first resistive load.
|
18. A method, comprising:
discharging charges from a first reference voltage terminal to a second reference voltage terminal through one of first regions of a first conductivity type disposed in a first well of a second conductivity type, the first well, a second region of the first conductivity type in the first well, and a first resistive load coupled between the second region and the second reference voltage terminal; and
discharging charges from the second reference voltage terminal to the first reference voltage terminal through one of third regions of the second conductivity type disposed in a second well of the first conductivity type, the second well, a fourth region of the second conductivity type in the second well, and a second resistive load coupled between the fourth region and the first reference voltage terminal,
wherein the first regions and the first well are configured to operate as a first transistor, and the third regions and the second well are configured to operate as a second transistor.
1. A semiconductor device, comprising:
a first well of a first conductivity type;
a first region of the first conductivity type disposed in the first well and coupled to a first reference voltage terminal;
second regions of a second conductivity type disposed in the first well, wherein one of the second regions is coupled to the first reference voltage terminal, and the second regions and the first well are included in a structure operating as a first transistor;
a third region of the second conductivity type disposed in the first well;
a first resistive load coupled between the third region and a second reference voltage terminal;
a second well of the second conductivity type;
a fourth region of the second conductivity type disposed in the second well and coupled to the second reference voltage terminal; and
fifth regions of the first conductivity type disposed in the second well, wherein one of the fifth regions is coupled to the second reference voltage terminal, and the fifth regions and the second well are included in a structure operating as a second transistor.
12. A circuit, comprising:
a first transistor having a first terminal coupled to a first reference voltage terminal, a second terminal coupled to a second reference voltage terminal, and a control terminal coupled to the first reference voltage terminal;
a second transistor having a first terminal coupled to the second reference voltage terminal, a second terminal coupled to the first reference voltage terminal and the control terminal of the first transistor, and a control terminal coupled to the second reference voltage terminal and the second terminal of the first transistor; and
a first resistive load, wherein the first transistor further comprises a third terminal coupled to the second reference voltage terminal through the first resistive load;
wherein the first transistor comprises:
first regions of a first conductivity type, wherein one of the first regions corresponds to the first terminal of the first transistor;
a first well of a second conductivity type corresponding to the control terminal of the first transistor; and
a second region of the first conductivity type corresponding to the third terminal of the first transistor;
wherein the second transistor comprises:
second regions of the second conductivity type, wherein one of the second regions corresponds to the first terminal of the second transistor; and
a second well of the first conductivity type corresponding to the control terminal of the second transistor;
wherein the first well further corresponds to the second terminal of the second transistor and the second well further corresponds to the second terminal of the first transistor.
2. The semiconductor device of
a third well of the second conductivity type; and
sixth regions of the first conductivity type, wherein the third well and the sixth regions are included in a structure operating as a third transistor, and one of the sixth regions is coupled to the third region, and another one of the sixth regions is coupled to the second reference voltage terminal.
3. The semiconductor device of
a sixth region of the second conductivity type, wherein the first well, the third region and the sixth region are included in a structure operating as a third transistor, and the sixth region is coupled to the second reference voltage terminal.
4. The semiconductor device of
a third well of the first conductivity type; and
sixth regions of the second conductivity type, wherein the third well and the sixth regions are included in a structure operating as a third transistor, and one of the sixth regions is coupled to the third region, and another one of the sixth regions is coupled to the second reference voltage terminal.
5. The semiconductor device of
a metal line pattern having the first reference voltage terminal coupled to the third region, and the second reference voltage terminal coupled to the second reference voltage terminal.
6. The semiconductor device of
a sixth region of the first conductivity type disposed in the second well; and
a second resistive load coupled between the sixth region and the first reference voltage terminal.
7. The semiconductor device of
a third well of the first conductivity type; and
seventh regions of the second conductivity type, wherein the third well and the seventh regions are included in a structure operating as a third transistor, and one of the seventh regions is coupled to the sixth region, and another one of the seventh regions is coupled to the first reference voltage terminal.
8. The semiconductor device of
a seventh region of the first conductivity type, wherein the first well, the sixth region and the seventh region are included in a structure operating as a third transistor, and the seventh region is coupled to the first reference voltage terminal.
9. The semiconductor device of
a third well of the second conductivity type; and
seventh regions of the first conductivity type, wherein the third well and the seventh regions are included in a structure operating as a third transistor, and one of the seventh regions is coupled to the sixth region, and another one of the seventh regions is coupled to the first reference voltage terminal.
10. The semiconductor device of
a metal line pattern having the first reference voltage terminal coupled to the sixth region, and the second reference voltage terminal coupled to the first reference voltage terminal.
11. The semiconductor device of
a sixth region of the first conductivity type disposed in the second well; and
a second resistive load coupled between the sixth region and the first reference voltage terminal, wherein the second resistive load comprises:
a seventh region of the first conductivity type, wherein the first well, the sixth region and the seventh region are included in a structure operating as a third transistor, and the seventh region is coupled to the first reference voltage terminal.
13. The circuit of
14. The circuit of
15. The circuit of
a second resistive load, wherein the second transistor further comprises a third terminal coupled to the first reference voltage terminal through the second resistive load.
16. The circuit of
17. The circuit of
19. The method of
discharging the charges from the first reference voltage terminal to the second reference voltage terminal through a fifth region of the second conductivity type disposed in the first well, wherein the fifth region is coupled to the first reference voltage terminal; and
discharging the charges from the second reference voltage terminal to the first reference voltage terminal through a sixth region of the first conductivity type disposed in the second well, wherein the sixth region is coupled to the second reference voltage terminal.
20. The method of
discharging the charges through at least one fifth region of the first conductive type coupled to the second reference voltage terminal,
wherein the at least one fifth region is disposed in the first well and in a third well of the first conductive type or in a fourth well of the second conductive type.
|
This application claims priority to U.S. Provisional Application Ser. No. 62/479,234, filed Mar. 30, 2017, which is herein incorporated by reference.
Latch-up is a general problem associated with CMOS structure that induces an undesirable conduction mechanism. CMOS integrated circuits include parasitic P/N/P/N structures that have the latch-up problem when one of the junctions in the P/N/P/N structures is forward biased. A guard ring structure and/or a pick-up structure are applied to the CMOS integrated circuits to prevent the latch-up problem, but the guard ring structure and/or the pick-up structure consume large layout area.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components, materials, values, steps, arrangements or the like are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. Other components, materials, values, steps, arrangements or the like are contemplated. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. The term mask, photolithographic mask, photomask and reticle are used to refer to the same item.
The terms used in this specification generally have their ordinary meanings in the art and in the specific context where each term is used. The use of examples in this specification, including examples of any terms discussed herein, is illustrative only, and in no way limits the scope and meaning of the disclosure or of any exemplified term. Likewise, the present disclosure is not limited to various embodiments given in this specification.
It will be understood that, although the terms “first,” “second,” etc., may be used herein to describe various elements, these elements should not be limited by these terms. These terms are used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the embodiments. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
As used herein, the terms “comprising,” “including,” “having,” “containing,” “involving,” and the like are to be understood to be open-ended, that is, to mean including but not limited to.
Reference is made to
In some embodiments, the transistor Q1 is a PNP bipolar junction transistor (BJT), and the transistor Q2 is a NPN bipolar junction transistor.
For illustration of operation with respect to the circuit 100 in
In some approaches, minority carriers are mostly discharged through a path including, for example, the first collector C11 of the transistor Q1 as illustrated in
Compared to the above approaches, to discharge the minority carriers, a shunt path including, for illustration in
The resistive load 110 and the collectors C11 and C12 of the transistor Q1 in the circuit 100 in
In alternative embodiments, the transistor Q2 has four terminals, and the transistor Q1 has three terminals. Reference is made to
For illustration of operation with respect to the circuit 200 in
In some approaches, minority carriers are mostly discharged through a path including, for example, the first collector C21 of the transistor Q2 as illustrated in
Compared to the above approaches, to discharge the minority carriers, a shunt path including, for illustration in
The resistive load 220 and the collectors C21 and C22 of the transistor Q2 in the circuit 200 in
In some alternative embodiments, the transistor Q1 has four terminals, and the transistor Q2 has four terminals. Reference is made to
Operation with respect to the circuit 300 in
In some approaches, minority carriers are mostly discharged through paths including, for example, the first collector C11 of the transistors Q1 and the first collector C21 of the transistor Q2 as illustrated in
Compared to the above approaches, to discharge the minority carriers, two shunt paths including, for illustration in
The resistive loads 310, 320, the collectors C11 and C12 of the transistor Q1, and the collectors C21 and C22 of the transistor Q2 in the circuit 300 in
In some embodiments, resistances of the resistive loads 110, 220, 310 and 320 range from about tens ohm to about 2000 ohm. The resistances of the resistive loads are given for illustrative purposes. Various resistances of the resistive loads 110, 220, 310 and 320 are within the contemplated scope of the present disclosure. For example, in various embodiments, the resistance of each one of the resistive loads 110, 220, 310 and 320 is set such that charges are allowed to be discharged through the corresponding resistive load.
Reference is made to
In some embodiments, the first conductivity type is N-type, the second conductivity type is P-type, and the substrate 410 is a P-type substrate. Accordingly, the regions 421, 432, 433 and 434 are N-type active regions, and the regions 422, 423, 424 and 431 are P-type active regions. The regions 422 and 423 of P-type and the well 420 of N-type are included in a structure operating as a P-type metal oxide semiconductor field effect (MOSFET) transistor M1. The regions 432 and 433 of N-type and the well 430 of P-type are included in a structure operating as an N-type metal oxide semiconductor field effect transistor M2. With reference to
In some embodiments, at least one of the resistive loads 110, 220, 310 and 320 includes a metal line pattern or metal routing. In some embodiments, the metal line pattern indicates a pattern in a layout, which is implemented as the resistive load 110, 220, 310, 320, or the combination. In some embodiments, the metal routing indicates a metal interconnection, which is implemented as the resistive load 110, 220, 310, 320, or the combination. Reference is made to
In some embodiments, the resistive load 540 coupled between the region 424 and the reference voltage terminal VSS includes a metal line pattern 545 (or metal routing in various embodiments), and the metal line pattern 545 has a resistance. As discussed above, for illustration, the region 421 is an N-type active region, and the regions 422, 423 and 424 are P-type active regions. The regions 422 and 423 of P-type and the well of N-type are included in a structure operating as an P-type metal oxide semiconductor field effect (MOSFET) transistor M1. The minority carriers in the well 420 are discharged through a path of the region 424 and the metal line pattern 545 to the reference voltage VSS. Explained in a different way, the minority carriers in the base B1 of the transistor Q1 in
In alternative embodiments, compared to
In some embodiments, the resistive load 110, 220, 310, 320 or the combination thereof includes a transistor to be turned on. Reference is made to
Compared to the semiconductor device 500 in
In alternative embodiments, compared to
Reference is made to
Compared to the semiconductor device 500 in
In alternative embodiments, compared to
Reference is made to
Compared to the semiconductor device 500 in
In alternative embodiments, compared to
Reference is made to
With reference to the method 900 in
With reference to the method 900 in
With reference to the method 900 in
The sequence of operation S902 and operation S903 illustrated in
With reference to the method 900 in
With reference to the method 900 in
For simplicity, the method 900 corresponding to the circuit 100 in
While the methods provided herein are illustrated and described above as a series of acts or events, it will be appreciated that the illustrated ordering of such acts or events are not to be interpreted in a limiting sense. The operations are not necessarily performed in the order described. For example, some acts occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein. In addition, not all illustrated acts may be required to implement one or more aspects or embodiments of the description herein. Further, in some embodiments, one or more of the acts depicted herein is carried out in one or more separate acts and/or phases. Alternatively stated, the order of the operations disclosed in the present disclosure are able to be changed, or the operations are able to be executed simultaneously or partially simultaneously as appropriate, in accordance with the spirit and scope of various embodiments of the present disclosure.
Based on the above embodiments, the minority carriers in the base of the transistor Q1 and/or the transistor Q2 are discharged through at least one shunt path of the resistive load 110 and/or the resistive load 220 to the reference voltage VSS and/or the reference voltage terminal VDD in the present disclosure. Therefore, the base-emitter voltage VBE of the transistor Q1 and/or the base-emitter voltage VBE of the transistor Q2 required for turning on the silicon controlled rectifier (SCR) are increased. Compared to the aforementioned approaches, latch-up immunity is effectively improved and the layout area is saved in the present disclosure.
In some embodiments, a semiconductor device is disclosed that includes a first well of a first conductivity type, a first region of the first conductivity type, second regions of a second conductivity type, a third region of the second conductivity type and a first resistive load. The first region of the first conductivity type is disposed in the first well and coupled to a first reference voltage terminal. The second regions of a second conductivity type are disposed in the first well. One of the second regions is coupled to the first reference voltage terminal. The second regions and the first well are included in a structure operating as a first transistor. The third region of the second conductivity type is disposed in the first well. The first resistive load is coupled between the third region and a second reference voltage terminal.
Also disclosed is a circuit that includes a first transistor, a second transistor and a first resistive load. The first transistor has a first terminal coupled to a first reference voltage terminal, a second terminal coupled to a second reference voltage terminal, and a control terminal coupled to the first reference voltage terminal. The second transistor has a first terminal coupled to the second reference voltage terminal, a second terminal coupled to the first reference voltage terminal and the control terminal of the first transistor, and a control terminal coupled to the second reference voltage terminal and the second terminal of the first transistor. The first transistor further comprises a third terminal coupled to the second reference voltage terminal through the first resistive load.
Also disclosed is a method that includes the operations below. Charges are discharged from a first reference voltage terminal to a second reference voltage terminal through a first collector and a second collector of a first transistor. The first collector of the first transistor is coupled to the second reference voltage terminal, and the second collector of the first transistor is coupled through a first resistive load to the second reference voltage terminal.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
3725683, | |||
3913125, | |||
4684877, | Jun 17 1986 | General Motors Corporation | Electrical system utilizing a concentric collector PNP transistor |
6147369, | Sep 02 1998 | Winbond Electronics Corp. | SCR and current divider structure of electrostatic discharge protective circuit |
20070176260, | |||
20100006890, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 25 2017 | HUANG, CHIEN-YAO | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043997 | /0659 | |
Oct 04 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 04 2017 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Nov 22 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 09 2023 | 4 years fee payment window open |
Dec 09 2023 | 6 months grace period start (w surcharge) |
Jun 09 2024 | patent expiry (for year 4) |
Jun 09 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 09 2027 | 8 years fee payment window open |
Dec 09 2027 | 6 months grace period start (w surcharge) |
Jun 09 2028 | patent expiry (for year 8) |
Jun 09 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 09 2031 | 12 years fee payment window open |
Dec 09 2031 | 6 months grace period start (w surcharge) |
Jun 09 2032 | patent expiry (for year 12) |
Jun 09 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |