Artificial synaptic devices with a hfo2-based ferroelectric layer that can be implemented in the CMOS front-end are provided. In one aspect, a method of forming a fet device is provided. The method includes: forming a shallow sti region in a substrate separating a first active area of the substrate from a second active area of the substrate; forming at least one FeFET on the substrate in the first active area having a ferroelectric material including a hfo2-based material; and forming at least one logic fet alongside the at least one FeFET on the substrate in the second active area, wherein the at least one logic fet has a gate dielectric including the hfo2-based material. A fet device formed by the present techniques is also provided.

Patent
   10686039
Priority
Oct 30 2017
Filed
Apr 25 2019
Issued
Jun 16 2020
Expiry
Oct 30 2037
Assg.orig
Entity
Large
0
9
currently ok
1. A method of forming a field-effect transistor (fet) device, the method comprising the steps of:
forming a shallow trench isolation (sti) region in a substrate separating a first active area of the substrate from a second active area of the substrate;
forming at least one ferroelectric fet (FeFET) on the substrate in the first active area having a ferroelectric material comprising a first hafnium oxide (hfo2)-based material; and
forming at least one logic fet alongside the at least one FeFET on the substrate in the second active area, wherein the at least one logic fet has a gate dielectric comprising a second hfo2-based material that is different from the first hfo2-based material, wherein the method further comprises the steps of:
depositing a dielectric capping layer on the first hfo2-based material in the first active area and on the second hfo2-based material in the second active area;
depositing a metal layer onto the dielectric capping layer in both the first active area and the second active area;
patterning the first hfo2-based material, dielectric capping layer and the metal layer into the at least one FeFET on the substrate in the first active area; and
annealing both the at least one FeFET and the at least one logic fet.
13. A method of forming a fet device, the method comprising the steps of:
forming a sti region in a substrate separating a first active area of the substrate from a second active area of the substrate;
forming at least one FeFET on the substrate in the first active area having a ferroelectric material comprising a first hfo2-based material; and
forming at least one logic fet alongside the at least one FeFET on the substrate in the second active area, wherein the at least one logic fet has a gate dielectric comprising a second hfo2-based material, wherein the ferroelectric material comprising the first hfo2-based material has a thickness T1, wherein the gate dielectric comprising the second hfo2-based material has a thickness T2, and wherein T1>T2, wherein the method further comprises the steps of:
depositing a dielectric capping layer on the first hfo2-based material in the first active area and on the second hfo2-based material in the second active area;
depositing a metal layer onto the dielectric capping layer in both the first active area and the second active area;
patterning the first hfo2-based material, dielectric capping layer and the metal layer into the at least one FeFET on the substrate in the first active area; and
annealing both the at least one FeFET and the at least one logic fet.
2. The method of claim 1, wherein the substrate is doped with an n-type or p-type dopant.
3. The method of claim 1, wherein the ferroelectric material comprising the first hfo2-based material has a thickness T1, wherein the gate dielectric comprising the second hfo2-based material has a thickness T2, and wherein T1>T2.
4. The method of claim 1, wherein the first hfo2-based material comprises a first material selected from the group consisting of: pure hfo2, Hf˜0.5Zr˜0.5O2, doped hfo2, and combinations thereof, and wherein the second hfo2-based material comprises a second different material selected from the group consisting of: pure hfo2, Hf˜0.5Zr˜0.5O2, doped hfo2, and combinations thereof.
5. The method of claim 4, wherein the doped hfo2 comprises a dopant selected from the group consisting of: nitrogen (N), carbon (C), silicon (Si), aluminum (Al), lanthanum (La), gadolinium (Gd), yttrium (Y), scandium (Sc), strontium (Sr), and combinations thereof, and combinations thereof.
6. The method of claim 1, wherein the dielectric capping layer comprises a material selected from the group consisting of: lanthanum oxide (La2O3), aluminum oxide (Al2O3), and combinations thereof.
7. The method of claim 1, wherein the metal layer comprises a material selected from the group consisting of: titanium nitride (TiN), tantalum nitride (TaN), and combinations thereof.
8. The method of claim 1, further comprising the steps of:
covering the at least one FeFET with a mask;
depositing an additional dielectric capping layer onto the metal layer in the second active area;
depositing an additional metal layer onto the additional dielectric capping layer in the second active area; and
patterning the second hfo2-based material, dielectric capping layer, the metal layer, the additional dielectric capping layer and the additional metal layer into the at least one logic fet on the substrate in the second active area.
9. The method of claim 8, wherein the additional dielectric capping layer comprises a material selected from the group consisting of: La2O3, Al2O3 and combinations thereof.
10. The method of claim 8, wherein the additional metal layer comprises a metal selected from the group consisting of: TiN, TaN, and combinations thereof.
11. The method of claim 1, wherein the at least one FeFET and the at least one logic fet are annealed at a temperature of from about 800° C. to about 1200° C., and ranges therebetween.
12. The method of claim 1, wherein the at least one FeFET and the at least one logic fet are annealed at a temperature of from about 1000° C. to about 1200° C., and ranges therebetween.
14. The method of claim 13, wherein the first hfo2-based material comprises a first material selected from the group consisting of: pure hfo2, Hf˜0.5Zr˜0.5O2, doped hfo2, and combinations thereof, and wherein the second hfo2-based material comprises a second different material selected from the group consisting of: pure hfo2, Hf˜0.5Zr˜0.5O2, doped hfo2, and combinations thereof.
15. The method of claim 14, wherein the doped hfo2 comprises a dopant selected from the group consisting of: nitrogen (N), carbon (C), silicon (Si), aluminum (Al), lanthanum (La), gadolinium (Gd), yttrium (Y), scandium (Sc), strontium (Sr), and combinations thereof, and combinations thereof.
16. The method of claim 13, wherein the dielectric capping layer comprises a material selected from the group consisting of: La2O3, Al2O3, and combinations thereof.
17. The method of claim 13, wherein the metal layer comprises a material selected from the group consisting of: TiN, TaN, and combinations thereof.
18. The method of claim 13, further comprising the steps of:
covering the at least one FeFET with a mask;
depositing an additional dielectric capping layer onto the metal layer in the second active area;
depositing an additional metal layer onto the additional dielectric capping layer in the second active area; and
patterning the second hfo2-based material, dielectric capping layer, the metal layer, the additional dielectric capping layer and the additional metal layer into the at least one logic fet on the substrate in the second active area.

This application is a divisional of U.S. application Ser. No. 15/797,774 filed on Oct. 30, 2017, now U.S. Pat. No. 10,319,818, the disclosure of which is incorporated by reference herein.

The present invention relates to artificial synaptic devices, and more particularly, to artificial synaptic devices with a hafnium oxide (HfO2)-based ferroelectric layer that can be implemented in the complementary metal-oxide-semiconductor (CMOS) front-end.

The realization of a synaptic element is of interest for hardware implementation of deep learning networks. Weights are modified and stored by modulating the conductivity of non-volatile memory array elements. Use of the adjustable channel conductance of ferroelectric (FE) field-effect transistors (FETs) FE-FETs as a synaptic weight date back to the early 1990s. See, for example, H. Ishiwara, “Proposal of Adaptive-Learning Neuron Circuits with Ferroelectric Analog-Memory Weights,” Jpn. J. Appl. Phys. 32, 442-446 (January 1993).

Significant progress has been made using perovskite ferroelectrics such as Pb(Zr,Ti)O3 in the silicon complementary metal-oxide-semiconductor (CMOS) back-end. See, for example, Kaneko et al., “Ferroelectric Artificial Synapses for Recognition of a Multishaded Image,” IEEE Transactions on Electron Devices, vol. 61, Issue 8 (August 2014). However, implementation remains challenging due to incompatibilities of perovskite ferroelectrics with CMOS processing, e.g., due to the need for thick films and hydrogen barriers, thermal budgets that are incompatible with the CMOS front-end (for example a gate-first thermal budget can exceed temperatures at which many perovskite ferroelectrics are thermally stable), and contamination risks posed by lead-containing perovskites.

Thus, improved techniques for implementing ferroelectric artificial synaptic devices in the CMOS front-end would be desirable.

The present invention provides artificial synaptic devices with a hafnium oxide (HfO2)-based ferroelectric layer that can be implemented in the complementary metal-oxide-semiconductor (CMOS) front-end. In one aspect of the invention, a method of forming a field-effect transistor (FET) device is provided. The method includes: forming a shallow trench isolation (STI) region in a substrate separating a first active area of the substrate from a second active area of the substrate; forming at least one ferroelectric FET (FeFET) on the substrate in the first active area having a ferroelectric material including a hafnium oxide (HfO2)-based material; and forming at least one logic FET alongside the at least one FeFET on the substrate in the second active area, wherein the at least one logic FET has a gate dielectric including the HfO2-based material.

In another aspect of the invention, another method of forming a FET device is provided. The method includes: forming a STI region in a substrate separating a first active area of the substrate from a second active area of the substrate; forming at least one FeFET on the substrate in the first active area having a ferroelectric material including a first HfO2-based material; and forming at least one logic FET alongside the at least one FeFET on the substrate in the second active area, wherein the at least one logic FET has a gate dielectric including a second HfO2-based material.

In yet another aspect of the invention, a FET device is provided. The FET device includes: a substrate having a first active area separated from a second active area by a STI region; at least one FeFET on the substrate in the first active area having a ferroelectric material including a HfO2-based material; and at least one logic FET alongside the at least one FeFET on the substrate in the second active area, wherein the at least one logic FET has a gate dielectric including the HfO2-based material.

A more complete understanding of the present invention, as well as further features and advantages of the present invention, will be obtained by reference to the following detailed description and drawings.

FIG. 1 is a diagram illustrating a field-effect transistor (FET) device including a ferroelectric FET (FeFET) and a logic FET having been co-fabricated alongside one another on a common substrate according to an embodiment of the present invention;

FIG. 2 is a diagram illustrating a starting structure for forming the FET device of FIG. 1 including a substrate and a shallow trench isolation (STI) region defining at least two active areas (e.g., Active area I and Active area II) in the substrate according to an embodiment of the present invention;

FIG. 3 is a diagram illustrating a hafnium oxide (HfO2)-based material having been deposited onto the substrate in both the FeFET (Active area I) and the logic FET (Active area II) regions according to an embodiment of the present invention;

FIG. 4 is a diagram illustrating an optional dielectric capping layer having been deposited onto the HfO2-based material in both the FeFET (Active area I) and the logic FET (Active area II) regions according to an embodiment of the present invention;

FIG. 5 is a diagram illustrating a metal layer having been deposited onto the (optional) dielectric capping layer in both the FeFET (Active area I) and the logic FET (Active area II) regions according to an embodiment of the present invention;

FIG. 6 is a diagram illustrating a patterned hardmask having been formed on the metal layer marking the footprint and location of the at least one FeFET in the Active area I according to an embodiment of the present invention;

FIG. 7 is a diagram illustrating an etch with the hardmask having been used to pattern the stack of materials into the at least one individual FeFET in the Active area I having a ferroelectric material (formed from the HfO2-based material) disposed on the substrate, an (optional) dielectric capping layer (formed from dielectric capping layer) disposed on the ferroelectric material, and an electrode (formed from metal layer) disposed on the dielectric capping layer according to an embodiment of the present invention;

FIG. 8 is a diagram illustrating the hardmask having been removed and a block mask having been formed covering the (patterned) FeFET in the Active area I according to an embodiment of the present invention;

FIG. 9 is a diagram illustrating a capping layer having been deposited onto the metal layer, and a second metal layer having been deposited onto the capping layer according to an embodiment of the present invention;

FIG. 10 is a diagram illustrating another patterned hardmask having been formed on the second metal layer marking the footprint and location of the at least one logic FET in the Active area II according to an embodiment of the present invention;

FIG. 11 is a diagram illustrating an etch with the hardmask having been used to pattern the stack into the at least one individual logic FET in the Active area II having a gate dielectric (formed from the HfO2-based material) disposed on the substrate, an (optional) dielectric capping layer (formed from the dielectric capping layer) disposed on the gate dielectric, a gate metal layer (formed from the metal layer) disposed on the dielectric capping layer, an (optional) gate capping layer (formed from the capping layer) disposed on the gate metal layer and an (optional) second gate metal layer (formed from the second metal layer) disposed on the gate capping layer according to an embodiment of the present invention;

FIG. 12 is a diagram illustrating the remaining hardmask and the block mask having been removed and an anneal having been performed to crystallize the ferroelectric material in the FeFET, to set threshold voltage in the logic FET and to activate dopants according to an embodiment of the present invention;

FIG. 13 is a diagram illustrating a starting structure for forming a FET device according to an alternative embodiment of the present techniques including a substrate and a STI region defining at least two active areas (e.g., Active area I and Active area II) in the substrate, a first block mask having been formed covering the logic FET (Active area II) and a (first) HfO2-based material having been deposited onto the substrate in the FeFET (Active area I) according to an embodiment of the present invention;

FIG. 14 is a diagram illustrating the first block mask having been removed, a second block mask having been formed covering the FeFET (Active area I) and a (second) HfO2-based material having been deposited onto the substrate in the logic FET (Active area II) according to an embodiment of the present invention;

FIG. 15 is a diagram illustrating the second block mask having been removed, an optional dielectric capping layer having been deposited onto the first/second HfO2-based materials in the FeFET (Active area I)/logic FET (Active area II) regions, and a metal layer having been deposited onto the (optional) dielectric capping layer in both the FeFET (Active area I) and the logic FET (Active area II) regions according to an embodiment of the present invention;

FIG. 16 is a diagram illustrating a patterned hardmask having been formed on the metal layer marking the footprint and location of the at least one FeFET in the Active area I, and an etch with the hardmask having been used to pattern the stack of materials into the at least one individual FeFET in the Active area I having a ferroelectric material (formed from the first HfO2-based material) disposed on the substrate, an (optional) dielectric capping layer (formed from dielectric capping layer) disposed on the ferroelectric material, and an electrode (formed from metal layer) disposed on the dielectric capping layer according to an embodiment of the present invention;

FIG. 17 is a diagram illustrating the hardmask having been removed, a block mask having been formed covering the (patterned) FeFET in the Active area I, a capping layer having been deposited onto the metal layer, and a second metal layer having been deposited onto the capping layer, and another patterned hardmask having been formed on the second metal layer marking the footprint and location of the at least one logic FET in the Active area II according to an embodiment of the present invention;

FIG. 18 is a diagram illustrating an etch with the hardmask having been used to pattern the stack into the at least one individual logic FET in the Active area II having a gate dielectric (formed from the second HfO2-based material) disposed on the substrate, an (optional) dielectric capping layer (formed from the dielectric capping layer) disposed on the gate dielectric, a gate metal layer (formed from the metal layer) disposed on the dielectric capping layer, an (optional) gate capping layer (formed from the capping layer) disposed on the gate metal layer and an (optional) second gate metal layer (formed from the second metal layer) disposed on the gate capping layer according to an embodiment of the present invention; and

FIG. 19 is a diagram illustrating the remaining hardmask and the block mask having been removed and an anneal having been performed to crystallize the ferroelectric material in the FeFET, to set threshold voltage in the logic FET and to activate dopants according to an embodiment of the present invention.

Provided herein are ferroelectric artificial synapse devices that can be implemented in the complementary metal-oxide-semiconductor (CMOS) front-end along with, e.g., non-synaptic devices such as logic field effect transistors (FETs). As will be described in detail below, according to an exemplary embodiment the present artificial synapse devices are configured as ferroelectric FETs (FeFETs) that are co-fabricated with logic FETs in the CMOS front-end-of-line (FEOL). Advantageously, both the FeFET and logic FETs can leverage hafnium oxide (HfO2)-based dielectrics which can be tuned to provide thermal stability in the ferroelectric phase compatible with the high thermal budget in CMOS FEOL (TFEOL).

For instance, activation and/or other anneals performed in logic FET process flows can exceed 1000° C. If being co-fabricated with a logic FET, the ferroelectric material used in the FeFET must be thermally stable at these elevated temperatures. By “thermally stable” it means that the ferroelectric material of the FeFET remains crystallized in the ferroelectric phase. Namely, a ferroelectric material is a material that exhibits electrically switchable spontaneous polarization. See, for example, Chernikova et al., “Ultrathin Hf0.5Zr0.5O2 Ferroelectric Films on Si,” ACS Appl. Mater. Interfaces 2016, 8, pgs. 7232-7237 (March 2016) (hereinafter “Chernikova”), the contents of which are incorporated by reference as if fully set forth herein. After deposition, an anneal may be needed to crystallize the ferroelectric material in the ferroelectric phase. The ferroelectric phase is necessary for proper operation of the FeFET.

According to an exemplary embodiment, HfO2-based materials are employed as the ferroelectric material in the FeFETs and as the dielectric in the logic FETs (wherein the FeFETs and the logic FETs are co-fabricated in a common process flow). Suitable HfO2-based materials include, but are not limited to, pure HfO2, hafnium zirconate (Hf˜0.5Zr˜0.5O2), and/or HfO2 doped with small quantities of nitrogen (N), carbon (C), silicon (Si), aluminum (Al), lanthanum (La), gadolinium (Gd), yttrium (Y), scandium (Sc), and/or strontium (Sr). By way of example only, for X-doped HfO2 where X is a metal (i.e., Al, La, Gd, Sc and/or Sr) or Si, an ion percentage [X]/([Hf]+[X]) of less than about 10%, e.g., from about 2% to about 6% and ranges therebetween is considered a small dopant quantity. Similarly, when X is N or C, an ion percentage [X]/([O]+[X]) of less than about 10%, e.g., from about 2% to about 6% and ranges therebetween is considered a small dopant quantity.

Advantageously, dopants such as Si, Al and La raise the HfO2 crystallization temperature (i.e., as compared to pure HfO2), thereby increasing the thermal stability at the TFEOL. See, for example, J. Müller, “Ferroelektrizität in Hafniumdioxid and deren Anwendung in nicht-flüchtigen Halbleiterspeichern,” (English translation: “Ferroelectricity in hafnium dioxide and its application in non-volatile semiconductor memories”), Ph.D. Thesis Dissertation, Technical University of Dresden (2014) (hereinafter “Müller”) (See FIG. 3.16), and S. V. Ushakov et al., “Effect of La and Y on crystallization temperature of hafnia and zirconia,” J. Mater. Res., vol. 19, no. 3, pgs. 693-696 (March 2004), the contents of both of which are incorporated by reference as if fully set forth herein. The English translation of terms appearing in FIG. 3.16 of Müller are as follows: Schicktdicke=layer thickness; aus Literature=from literature; Eingrenzung fur=range for; elektr. Daten=electrical data; Kristallisationstemperature=crystallization temperature; Transistor Prozessierung=transistor processing; TiN-Elektrode=TiN electrode; ALD-Prozess=ALD process; Dotierung=doping; and the figure caption: FIG. 3.16: Summary of all crystallization temperatures determined in this work for HfO2, ZrO2, HfO2—ZrO2 and Si/Y/Al:HfO2 as a function of the layer thickness and their comparison to references 1 [235], 2 [236] and 3 [237] available in the literature.” Pure HfO2 for instance may crystallize into a paraelectric or ferroelectric phase at a temperature of from about 400° C. to about 600° C., and ranges therebetween. See, for example, T. Nishimura et al., “Ferroelectricity of nondoped thin HfO2 films in TiN/HfO2/TiN stacks,” Japanese Journal of Applied Physics 55, 08PB01 (June 2016) (4 total pages), the contents of which are incorporated by reference as if fully set forth herein. By way of example only, the TFEOL is from about 800° C. to about 1200° C., and ranges therebetween, e.g., from about 1000° C. to about 1200° C., and ranges therebetween.

By way of example only, FIG. 1 illustrates an exemplary embodiment whereby an FeFET 102 and a logic FET 104 have been co-fabricated alongside one another on a common substrate 106 in accordance with the present techniques. It is noted that while the figures depict a single FeFET 102 on the substrate 106 alongside a single logic FET 104, this is being done merely for ease and clarity of depiction and it is to be understood that multiple FET devices of either type (i.e., FeFET or logic FET) can be fabricated in the same manner described. Co-fabricating FeFET and logic FET devices on the same substrate can be used to produce circuits having both logic blocks and FeFET blocks for data processing.

Substrate 106 is (n-type or p-type) doped and, as shown in FIG. 1, has at least two active regions (see also FIG. 2—described below), one active region containing at least one FeFET 102 and the other active region containing at least one logic FET 104, separated by a shallow trench isolation (STI) region 108. STI region 108 is formed by first patterning a trench in the substrate (i.e., substrate 106) and then filling the trench with an insulator (also referred to herein generally as an STI insulator) to form the STI region 108. Suitable STI insulators include, but are not limited to, oxides such as silicon dioxide (SiO2).

FeFET 102 includes a ferroelectric material 120 disposed on the substrate 106, an optional dielectric capping layer 122 disposed on the ferroelectric material 120, and an electrode 124 disposed on the dielectric capping layer 122 (or directly on the ferroelectric material 120 if the dielectric capping layer 122 is not used). As provided above, suitable ferroelectric materials 120 include, but are not limited to, HfO2-based materials such as pure HfO2, Hf˜0.5Zr˜0.5O2, and/or HfO2 doped with small quantities of N, C, Si, Al, La, Gd, Y, Sc, and/or Sr.

Suitable materials for the (optional) dielectric capping layer 122 include, but are not limited to, lanthanum oxide (La2O3) and/or aluminum oxide (Al2O3). Dielectric capping layer 122 can be employed, for example, to release metal ions (e.g., La, Al, etc.) to the underlying ferroelectric material 120 during high temperature processing, which when the metal ions reach the substrate 106 can be employed to generate electrical dipoles that tune the range of accessible FeFET threshold voltages (Vt). Suitable materials for use in electrode 124 include, but are not limited to, metals such as titanium nitride (TiN) and/or tantalum nitride (TaN).

As will be described in detail below, according to an exemplary embodiment where steps for fabricating the FeFET and the logic FET are performed concurrently, one or more of the ferroelectric material 120, the dielectric capping layer 122, and the electrode 124 can be formed from layers common to both the FeFET and the logic FET. In that case, for instance, the ferroelectric material 120, the dielectric capping layer 122, and the electrode 124 would have the same composition as the gate dielectric 130, the dielectric capping layer 132, and the gate metal layer 134, respectively.

Specifically, logic FET 104 includes a gate dielectric 130 disposed on the substrate 106, an optional dielectric capping layer 132 disposed on the gate dielectric 130, a gate metal layer 134 disposed on the dielectric capping layer 132 (or directly on the gate dielectric 130 if the dielectric capping layer 132 is not used), an optional gate capping layer 136 disposed on the gate metal layer 134 and optional additional/second gate metal layer 138 disposed on the gate capping layer 136. According to an exemplary embodiment, as provided above, the gate dielectric 130, the dielectric capping layer 132, and the gate metal layer 134, are co-fabricated with the FeFET and thus have the same composition as the ferroelectric material 120, the dielectric capping layer 122, and the electrode 124, respectively. Thus, gate dielectric 130 can include a HfO2-based material such as pure HfO2, Hf˜0.5Zr˜0.5O2, and/or HfO2 doped with small quantities of N, C, Si, Al, La, Gd, Y, Sc, and/or Sr. As above, suitable materials for the dielectric capping layer 132 include, but are not limited to, La2O3 and/or aluminum Al2O3. Suitable metals for use in metal layer 134 include, but are not limited to, TiN and/or TaN.

The optional/additional gate capping layer 136 and optional second gate metal layer 138 can be used to tune the threshold voltage (Vt) of the logic FET. See, for example, U.S. Patent Application Publication Number 2009/0152636 by Chudzik et al., entitled “High-K/Metal Gate Stack Using Capping Layer Methods, IC and Related Transistors,” the contents of which are incorporated by reference as if fully set forth herein. Suitable materials for gate capping layer 136 include, but are not limited to, La2O3 and/or aluminum oxide Al2O3. Being optional, when the gate capping layer 136 is not present, there may be no need for the second gate metal layer 138. However, the workfunction of a metal gate can be tuned by combining multiple layers of different workfunction-setting metals. Thus, according to an exemplary embodiment, the (first) gate metal layer 134 might contain TiN while the second gate metal layer 138 contains TaN, or vice versa.

Given the above overview of the present techniques, an exemplary methodology for forming (synaptic) FeFETs in the CMOS front-end is now described by way of reference to FIGS. 2-12. In order to illustrate the compatibility of the present techniques with front-end CMOS circuitry, the example given in this process flow will involve co-fabricating at least one FeFET 102 along with at least one logic FET 104 on the same substrate 106. While the formation of a single FeFET 102 on the substrate alongside a single logic FET 104 will be described, this is being done merely for ease and clarity of depiction and the same process can be employed in the same manner described to fabricate multiple FET devices of either type (i.e., FeFET or logic FET). It is noted that like structures with those in FIG. 1 are numbered alike in the following description of the fabrication process.

As shown in FIG. 2, the process begins with substrate 106. Suitable substrates 106 include, but are not limited to, a bulk semiconductor, e.g., silicon (Si), germanium (Ge), and/or silicon germanium (SiGe) wafer, and a semiconductor-on-insulator (SOI) wafer. An SOI wafer includes an SOI layer separated from a substrate by a buried insulator. When the insulator is an oxide, it is often referred to as a buried oxide or BOX. Substrate 106 is doped with an n-type or p-type dopant. Suitable n-type dopants include, but are not limited to, phosphorous (P) and/or arsenic (As). Suitable p-type dopants include, but are not limited to, boron (B).

STI region 108 is used to define at least two active areas (e.g., Active area I and Active area II) in the substrate 106. For illustrative purposes only, in the present example FeFET 102 will be formed in the Active area I and logic FET 104 will be formed in the Active area II.

Further, as highlighted above, one or more of the steps used to form FeFET 102 and logic FET 104 are preferably performed concurrently. In that case, the corresponding structures will have the same composition in both the (Fe and logic) FETs.

For instance, as shown in FIG. 3 a HfO2-based material 302 is deposited onto the substrate 106 in both the FeFET (Active area I) and the logic FET (Active area II) regions. HfO2-based material 302 can be deposited using a process such as atomic layer deposition (ALD) or sputtering. As is now apparent from the preceding description, the HfO2-based material 302 will serve as the basis for forming the ferroelectric material 120 of the FeFET 102 and the gate dielectric 130 of the logic FET 104. As provided above, suitable HfO2-based materials include, but are not limited to, pure HfO2, Hf˜0.5Zr˜0.5O2, and/or HfO2 doped with small quantities of N, C, Si, Al, La, Gd, Y, Sc, and/or Sr.

The same applies to the dielectric capping layer 402 that is next optionally deposited onto the HfO2-based material 302 in both the FeFET (Active area I) and the logic FET (Active area II) regions. See FIG. 4. This dielectric capping layer 402 will serve as the basis for forming the dielectric capping layer 122 of the FeFET and the dielectric capping layer 132 of the logic FET. As provided above, suitable materials for the dielectric capping layer 402 include, but are not limited to, La2O3 and/or Al2O3. The dielectric capping layer 402 can be deposited using a process such as ALD or chemical vapor deposition (CVD).

As shown in FIG. 5, a metal layer 502 is deposited onto the dielectric capping layer 402 (or directly onto the HfO2-based material 302 if the dielectric capping layer 402 is not present) in both the FeFET (Active area I) and the logic FET (Active area II) regions. This metal layer 502 will serve as the basis for forming the electrode 124 of the FeFET 102 and the gate metal layer 134 of the logic FET 104. As provided above, suitable electrode/gate metals include, but are not limited to, TiN and/or TaN. The metal layer 502 can be deposited using a process such as evaporation or electrochemical plating.

This completes the stack (i.e., HfO2-based material 302/dielectric capping layer 402/metal layer 502) used to form the FeFET 102. According to an exemplary embodiment, the stack is next patterned into at least one individual FeFET 102. For instance, as shown in FIG. 6 a patterned hardmask 602 is formed on the metal layer 502 marking the footprint and location of the at least one FeFET 102 in the Active area I. Suitable hardmask materials include, but are not limited to, nitride hardmask materials such as silicon nitride (SiN).

An etch with the hardmask 602 is then used to pattern the stack into the at least one individual FeFET 102 in the Active area I having ferroelectric material 120 (formed from HfO2-based material 302) disposed on the substrate 106, (optional) dielectric capping layer 122 (formed from dielectric capping layer 402) disposed on the ferroelectric material 120, and electrode 124 (formed from metal layer 502) disposed on the dielectric capping layer 122. See FIG. 7. An anisotropic etching process such as reactive ion etching (RIE) can be employed to etch the stack. Portions of the HfO2-based material 302a/dielectric capping layer 402a/metal layer 502a remain in the stack in the Active area II. See FIG. 7.

As described above, the placement of the gate capping layer 136 and the second gate metal layer 138 in the logic FET is optional. Thus, according to an alternative embodiment where these optional layers are not employed, the logic FET stack is also considered complete at this stage in the process, and both FET devices (FeFET and logic FET) are patterned concurrently.

However, to enable further processing of the logic FET vis-à-vis the FeFET, following patterning of the FeFET 102 the hardmask 602 is removed and a block mask 802 is formed covering the (patterned) FeFET 102 in the Active area I. See FIG. 8. Suitable materials for block mask 802 include, but are not limited to, oxide masking materials such as SiO2 and nitride masking materials such as SiN.

As shown in FIG. 9, a second/additional dielectric capping layer 902 is deposited onto the metal layer 502, and a second/additional metal layer 904 (wherein metal layer 502 may, in this case, also be referred to herein as a first metal layer) is deposited onto the capping layer 902. Further, in order to distinguish dielectric capping layer 902 from dielectric capping layer 402, dielectric capping layer 402 may also be referred to herein as a first dielectric capping layer. As above, suitable materials for (second) capping layer 902 include, but are not limited to, La2O3 and/or aluminum Al2O3. Suitable metals for use in second metal layer 904 include, but are not limited to, TiN and/or TaN. The (second) capping layer 902 can be deposited using a process such as ALD or CVD, and the second metal layer 904 can be deposited using a process such as evaporation or electrochemical plating.

In the present example, this completes the stack (i.e., HfO2-based material 302/dielectric capping layer 402/metal layer 502/(second) capping layer 902/second metal layer 904) used to form the logic FET 104. According to an exemplary embodiment, the stack is next patterned into at least one individual logic FET 104. Thus, as shown in FIG. 10 a patterned hardmask 1002 (e.g., SiN) is formed on the second metal layer 904 marking the footprint and location of the at least one logic FET 104 in the Active area II.

An etch with the hardmask 1002 is then used to pattern the stack into the at least one individual logic FET 104 in the Active area II having gate dielectric 130 (formed from HfO2-based material 302) disposed on the substrate 106, (optional) dielectric capping layer 132 (formed from dielectric capping layer 402) disposed on the gate dielectric 130, gate metal layer 134 (formed from (first) metal layer 502) disposed on dielectric capping layer 132, (optional) gate capping layer 136 (formed from (second) capping layer 902) disposed on the gate metal layer 134 and (optional) second gate metal layer 138 (formed from second metal layer 904) disposed on the gate capping layer 136. See FIG. 11. An anisotropic etching process such as RIE can be employed to etch the stack.

Following completion of the logic FET 104 stack, any remaining hardmask 1002 is removed, as is the block mask 802. See FIG. 12. As shown in FIG. 12, an anneal is then performed. This anneal serves multiple purposes. First, regarding the FeFET 102 the anneal is used to crystallize the ferroelectric material 120 in the ferroelectric phase which is necessary for the FeFET 102 to function as an analog device. Second, when present, the anneal may diffuse elements from the capping layers (i.e., dielectric capping layer 132 and/or gate capping layer 136) into the gate dielectric 130, gate metal layer 134 and/or second gate metal layer 138 to tune the Vt of the logic FET. Third, the anneal activates dopants (such as the dopants within the substrate 106—see above). According to an exemplary embodiment, the anneal is performed at a temperature of from about 800° C. to about 1200° C., and ranges therebetween, e.g., from about 1000° C. to about 1200° C., and ranges therebetween. Advantageously, the HfO2-based materials provided above for use as the ferroelectric material 120 in FeFET 102 will crystallize and remain stable in the ferroelectric phase at these temperatures. Optionally, in order to enhance device reliability, the gate dielectric 130 of the logic FET can be kept thin enough (less than about 20 angstroms (Å)) so that is does not crystallize and/or can be formed from a separate/different HfO2-based material which crystallizes at a different temperature.

In the immediately preceding example, a common HfO2-based layer is being used in both the FeFET and the logic FET. However, it may be preferable to be able to tune the HfO2-based material separately for each type of FET (FeFET or logic FET). For instance, the FeFET might have a different HfO2-based material from the logic FET and/or a thickness of the HfO2-based material might be different in the FeFET than in the logic FET, etc. In that regard, an alternative exemplary methodology for forming (synaptic) FeFETs in the CMOS front-end is now described by way of reference to FIGS. 13-19.

As above, the example given in this process flow will involve co-fabricating at least one FeFET (i.e., FeFET 102a to differentiate it from FeFET 102 above) along with at least one logic FET (i.e., logic FET 104a to differentiate it from logic FET 104 above) on the same substrate. While the formation of a single FeFET 102a on the substrate alongside a single logic FET 104a will be described, this is being done merely for ease and clarity of depiction and the same process can be employed in the same manner described to fabricate multiple FET devices of either type (i.e., FeFET or logic FET). Further, in the depiction of the process flow a number of the above-described steps may be consolidated into a single figure.

As above, the process begins with substrate 1306. See FIG. 13. Suitable substrates 1306 include, but are not limited to, a bulk semiconductor, e.g., Si, Ge, and/or SiGe wafer, and a SOI wafer. Substrate 1306 is doped with an n-type or p-type dopant. Suitable n-type dopants include, but are not limited to, phosphorous (P) and/or arsenic (As). Suitable p-type dopants include, but are not limited to, boron (B).

STI region 1308 is used to define at least two active areas (e.g., Active area I and Active area II) in the substrate 1306. For illustrative purposes only, in the present example an FeFET 102a will be formed in the Active area I and a logic FET 104a will be formed in the Active area II.

Further, as above, one or more of the steps used to form FeFET 102a and logic FET 104a are preferably performed concurrently. In that case, the corresponding structures will have the same composition in both the (Fe and logic) FETs. However, in contrast to the example above, the HfO2-based material will be deposited for the ferroelectric material of the FeFET 102a separate from the HfO2-based material for the gate dielectric of the logic FET 104a.

For instance, as shown in FIG. 13, a block mask 1310 is first formed covering the Active area II (for the logic FET 104a), and a (first) HfO2-based material 1312 is deposited onto the substrate 1306 in the FeFET (Active area I). HfO2-based material 1312 can be deposited using a process such as ALD or sputtering. As provided above, suitable materials for block mask 1310 include, but are not limited to, oxide masking materials such as SiO2 and nitride masking materials such as SiN. The HfO2-based material 1312 will serve as the basis for forming the ferroelectric material (i.e., ferroelectric material 120a to differentiate it from the ferroelectric material 120 above). As provided above, suitable HfO2-based materials include, but are not limited to, pure HfO2, Hf˜0.5Zr˜0.5O2, and/or HfO2 doped with small quantities of N, C, Si, Al, La, Gd, Y, Sc, and/or Sr.

Separately depositing the HfO2-based material in the FeFET (Active area I) and then subsequently in the logic FET (Active area II) permits the use of different HfO2-based material and/or differently configured HfO2-based materials such as HfO2-based materials having different thicknesses. In this particular example, HfO2-based material 1312 is deposited in the FeFET (Active area I) to a thickness T1.

The block mask is then removed from the logic FET (Active area II) and the same process is then applied to selectively deposit a (second) HfO2-based material 1404 in the logic FET (Active area II) via a block mask 1402 covering the FeFET (Active area I). The HfO2-based material 1404 will serve as the basis for forming the gate dielectric (i.e., gate dielectric 130a to differentiate it from the ferroelectric material 130 above). In this particular example, HfO2-based material 1404 is deposited in the logic FET (Active area II) to a thickness T2. According to an exemplary embodiment, T1>T2. As provided above, employing a thinner HfO2-based material as the gate dielectric can advantageously prevent crystallization in the logic FET.

According to an exemplary embodiment, the HfO2-based material 1404 is formed from a different HfO2-based material from HfO2-based material 1312, i.e., a different HfO2-based material selected from: pure HfO2, Hf˜0.5Zr˜0.5O2, and/or HfO2 doped with small quantities of N, C, Si, Al, La, Gd, Y, Sc, and/or Sr. As provided above, employing a different HfO2-based material as the gate dielectric with a different crystallization temperature can advantageously prevent crystallization in the logic FET.

The block mask 1402 is then removed, and the process proceeds in generally the same manner as above. Namely, as shown in FIG. 15 a dielectric capping layer 1502 is next optionally deposited onto the HfO2-based material 1312 in the FeFET (Active area I) and onto the HfO2-based material 1404 in the logic FET (Active area II) regions. This dielectric capping layer 1502 will serve as the basis for forming the dielectric capping layer 122 of the FeFET 102a and the dielectric capping layer 132 of the logic FET 104a. As provided above, suitable materials for the dielectric capping layer include, but are not limited to, La2O3 and/or Al2O3. The dielectric capping layer 1502 can be deposited using a process such as ALD or CVD.

A metal layer 1504 is deposited onto the dielectric capping layer 1502 (or directly onto the first/second HfO2-based material 1312/1404 if the dielectric capping layer 1502 is not present) in both the FeFET (Active area I) and the logic FET (Active area II) regions. This metal layer 1504 will serve as the basis for forming the electrode 124 of the FeFET 102a and the gate metal layer 134 of the logic FET 104a. As provided above, suitable electrode/gate metals include, but are not limited to, TiN and/or TaN. The metal layer 1504 can be deposited using a process such as evaporation or electrochemical plating.

This completes the stack (i.e., HfO2-based material 1312/dielectric capping layer 1502/metal layer 1504) used to form the FeFET 102a. According to an exemplary embodiment, the stack is next patterned into at least one individual FeFET 102a. For instance, as shown in FIG. 16 a patterned hardmask 1602 (e.g., SiN) is formed on the metal layer 1504 marking the footprint and location of the at least one FeFET 102a in the Active area I.

An etch with the hardmask 1602 is then used to pattern the stack into the at least one individual FeFET 102a in the Active area I having ferroelectric material 120a (formed from HfO2-based material 1312) disposed on the substrate 1306, (optional) dielectric capping layer 122 (formed from dielectric capping layer 1502) disposed on the ferroelectric material 120a, and electrode 124 (formed from metal layer 1504) disposed on the dielectric capping layer 122. See FIG. 16. An anisotropic etching process such as RIE can be employed to etch the stack. The HfO2-based material 1404/dielectric capping layer 1502/metal layer 1504 remain in the stack in the Active area II. See FIG. 16.

As described above, the placement of the gate capping layer 136 and the second gate metal layer 138 in the logic FET is optional. Thus, according to an alternative embodiment where these optional layers are not employed, the logic FET stack is also considered complete at this stage in the process, and both FET devices (FeFET and logic FET) are patterned concurrently.

However, to enable further processing of the logic FET vis-à-vis the FeFET, following patterning of the FeFET 102a the hardmask 1602 is removed and a block mask 1702 is formed covering the (patterned) FeFET 102a in the Active area I. See FIG. 17. Suitable materials for block mask 1702 include, but are not limited to, oxide masking materials such as SiO2 and nitride masking materials such as SiN.

A second/additional dielectric capping layer 1704 is deposited onto the metal layer 1504, and a second/additional metal layer 1706 (wherein metal layer 1504 may, in this case, also be referred to herein as a first metal layer) is deposited onto the capping layer 1704. Further, in order to distinguish dielectric capping layer 1704 from dielectric capping layer 1502, dielectric capping layer 1502 may also be referred to herein as a first dielectric capping layer. As above, suitable materials for (second) capping layer 1704 include, but are not limited to, La2O3 and/or aluminum Al2O3. Suitable metals for use in second metal layer 1706 include, but are not limited to, TiN and/or TaN. The (second) capping layer 1704 can be deposited using a process such as ALD or CVD, and the second metal layer 1706 can be deposited using a process such as evaporation or electrochemical plating.

In the present example, this completes the stack (i.e., HfO2-based material 1404/dielectric capping layer 1502/metal layer 1504/(second) capping layer 1704/second metal layer 1706) used to form the logic FET 104a. According to an exemplary embodiment, the stack is next patterned into at least one individual logic FET 104a. To do so, a patterned hardmask 1708 (e.g., SiN) is formed on the second metal layer 1706 marking the footprint and location of the at least one logic FET 104a in the Active area II.

An etch with the hardmask 1708 is then used to pattern the stack into the at least one individual logic FET 104a in the Active area II having gate dielectric 130a (formed from HfO2-based material 1404) disposed on the substrate 1306, (optional) dielectric capping layer 132 (formed from dielectric capping layer 1502) disposed on the gate dielectric 130a, gate metal layer 134 (formed from (first) metal layer 1504) disposed on dielectric capping layer 132, (optional) gate capping layer 136 (formed from (second) capping layer 1704) disposed on the gate metal layer 134 and (optional) second gate metal layer 138 (formed from second metal layer 1706) disposed on the gate capping layer 136. See FIG. 18. An anisotropic etching process such as RIE can be employed to etch the stack.

Following completion of the logic FET 104a stack, any remaining hardmask 1708 is removed, as is the block mask 1702. See FIG. 19. As shown in FIG. 19, an anneal is then performed. This anneal serves multiple purposes. First, regarding the FeFET 102a the anneal is used to crystallize the ferroelectric material 120a in the ferroelectric phase which is necessary for the FeFET 102a to function as an analog device. Second, when present, the anneal may diffuse elements from the capping layers (i.e., dielectric capping layer 132 and/or gate capping layer 136) into the gate dielectric 130a, gate metal layer 134 and/or second gate metal layer 138 to tune the Vt of the logic FET. Third, the anneal activates dopants (such as the dopants within the substrate 1306—see above). According to an exemplary embodiment, the anneal is performed at a temperature of from about 800° C. to about 1200° C., and ranges therebetween, e.g., from about 1000° C. to about 1200° C., and ranges therebetween. Advantageously, the HfO2-based materials provided above for use as the ferroelectric material 120a in FeFET 102a will crystallize and remain stable in the ferroelectric phase at these temperatures.

It is to be understood that the above-described FET device configurations and corresponding process flows are merely examples of how the present FeFET device designs can be implemented in the CMOS FEOL. Importantly, what the above embodiments illustrate is how the FeFET device structure and fabrication process can be easily and effectively integrated with the CMOS FEOL logic FET flow, including co-fabrication approaches where common HfO2-based materials and other structures are used in both device types.

Although illustrative embodiments of the present invention have been described herein, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in the art without departing from the scope of the invention.

Ando, Takashi, Narayanan, Vijay, Sun, Xiao, Frank, Martin M., Han, Jin Ping

Patent Priority Assignee Title
Patent Priority Assignee Title
10319818, Oct 30 2017 SAMSUNG ELECTRONICS CO , LTD Artificial synapse with hafnium oxide-based ferroelectric layer in CMOS front-end
8535952, Feb 25 2006 AVALANCHE TECHNOLOGY, INC Method for manufacturing non-volatile magnetic memory
8698313, Nov 04 2009 Kioxia Corporation Nonvolatile semiconductor memory apparatus
9030881, Mar 08 2013 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device
9362487, Sep 10 2012 Kioxia Corporation Ferroelectric memory and manufacturing method of the same
9576801, Dec 01 2014 Qualcomm Incorporated High dielectric constant/metal gate (HK/MG) compatible floating gate (FG)/ferroelectric dipole non-volatile memory
20090152636,
20090261395,
20180053832,
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 27 2017FRANK, MARTIN M International Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490010510 pdf
Oct 27 2017ANDO, TAKASHIInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490010510 pdf
Oct 27 2017SUN, XIAOInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490010510 pdf
Oct 27 2017HAN, JIN PINGInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490010510 pdf
Oct 29 2017NARAYANAN, VIJAYInternational Business Machines CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490010510 pdf
Apr 25 2019International Business Machines Corporation(assignment on the face of the patent)
Oct 09 2020International Business Machines CorporationSAMSUNG ELECTRONICS CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0541260693 pdf
Date Maintenance Fee Events
Apr 25 2019BIG: Entity status set to Undiscounted (note the period is included in the code).
Nov 29 2023M1551: Payment of Maintenance Fee, 4th Year, Large Entity.


Date Maintenance Schedule
Jun 16 20234 years fee payment window open
Dec 16 20236 months grace period start (w surcharge)
Jun 16 2024patent expiry (for year 4)
Jun 16 20262 years to revive unintentionally abandoned end. (for year 4)
Jun 16 20278 years fee payment window open
Dec 16 20276 months grace period start (w surcharge)
Jun 16 2028patent expiry (for year 8)
Jun 16 20302 years to revive unintentionally abandoned end. (for year 8)
Jun 16 203112 years fee payment window open
Dec 16 20316 months grace period start (w surcharge)
Jun 16 2032patent expiry (for year 12)
Jun 16 20342 years to revive unintentionally abandoned end. (for year 12)