A computer-implemented method, non-transitory, computer-readable medium, and computer-implemented system are provided for data transmission in a trusted execution environment (tee) system. The method can be executed by a thread on a tee side of the tee system. The method includes obtaining first data; calling a predetermined function using the first data as an input parameter to switch to a non-tee side; obtaining a write offset address by reading a first address; obtaining a read offset address by reading a second address; determining whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes; if so, writing the first data into third addresses starting from the write offset address; updating the write offset address in the first address; and returning to the tee side.
|
1. A computer-implemented method for data transmission in a trusted execution environment (tee) system, wherein:
the tee system comprises a tee side and a non-tee side,
the non-tee side comprises a shared memory, the shared memory comprises a first address, a second address, and a plurality of consecutive third addresses, wherein the first address stores a write offset address, the write offset address indicates a writeable start address in the plurality of consecutive third addresses, the second address stores a read offset address, the read offset address indicates a readable start address in the plurality of consecutive third addresses, and the plurality of consecutive third addresses store data from the tee side, wherein the shared memory further comprises a fourth address used to store a quantity of pieces of discarded data, and
wherein the method is executed by a first thread on the tee side, the computer-implemented method comprising:
obtaining first data;
switching to the non-tee side by calling a predetermined function by using the first data as an input parameter;
obtaining the write offset address by reading the first address;
obtaining the read offset address by reading the second address;
determining whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes, wherein the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte;
if the quantity of bytes of the first data is less than or equal to the quantity of writable bytes,
writing the first data into the plurality of consecutive third addresses starting from the write offset address;
updating the write offset address in the first address; and
returning to the tee side;
if the quantity of bytes of the first data is greater than the quantity of writable bytes,
discarding the first data; and
incrementing the quantity of pieces of discarded data stored in the fourth address by one.
17. A non-transitory, computer-readable medium storing one or more instructions executable by one or more processors serving for a first thread operating on a trusted execution environment (tee) side in a tee system, wherein:
the tee system comprises the tee side and a non-tee side,
the non-tee side comprises a shared memory, the shared memory comprises a first address, a second address, and a plurality of consecutive third addresses, wherein the first address stores a write offset address, the write offset address indicates a writeable start address in the plurality of consecutive third addresses, the second address stores a read offset address, the read offset address indicates a readable start address in the plurality of consecutive third addresses, and the plurality of consecutive third addresses store data from the tee side, wherein the shared memory further comprises a fourth address used to store a quantity of pieces of discarded data, and
the tee side comprises the one or more processors; and
the one or more instructions, when executed by the one or more processors, perform one or more operations comprising:
obtaining first data;
switching to the non-tee side by calling a predetermined function by using the first data as an input parameter;
obtaining the write offset address by reading the first address;
obtaining the read offset address by reading the second address;
determining whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes, wherein the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte;
if the quantity of bytes of the first data is less than or equal to the quantity of writable bytes,
writing the first data into the plurality of consecutive third addresses starting from the write offset address;
updating the write offset address in the first address; and
returning to the tee side;
if the quantity of bytes of the first data is greater than the quantity of writable bytes,
discarding the first data; and
incrementing the quantity of pieces of discarded data stored in the fourth address by one.
9. A computer-implemented system in a trusted execution environment (tee) system, wherein:
the tee system comprises a tee side and a non-tee side,
the non-tee side comprises a shared memory, the shared memory comprises a first address, a second address, and a plurality of consecutive third addresses, wherein the first address stores a write offset address, the write offset address indicates a writeable start address in the plurality of consecutive third addresses, the second address stores a read offset address, the read offset address indicates a readable start address in the plurality of consecutive third addresses, and the plurality of consecutive third addresses store data from the tee side, wherein the shared memory further comprises a fourth address used to store a quantity of pieces of discarded data, and
the tee side comprises one or more processors serving for a first thread operating on the tee side; and one or more computer memory devices interoperably coupled with the one or more processors and having tangible, non-transitory, machine-readable media storing one or more instructions that, when executed by the one or more processors, perform one or more operations comprising:
obtaining first data;
switching to the non-tee side by calling a predetermined function by using the first data as an input parameter;
obtaining the write offset address by reading the first address;
obtaining the read offset address by reading the second address;
determining whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes, wherein the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte;
if the quantity of bytes of the first data is less than or equal to the quantity of writable bytes,
writing the first data into the plurality of consecutive third addresses starting from the write offset address;
updating the write offset address in the first address; and
returning to the tee side;
if the quantity of bytes of the first data is greater than the quantity of writable bytes,
discarding the first data; and
incrementing the quantity of pieces of discarded data stored in the fourth address by one.
2. The computer-implemented method of
3. The computer-implemented method of
4. The computer-implemented method of
5. The computer-implemented method of
6. The computer-implemented method of
7. The computer-implemented method of
8. The computer-implemented method of
10. The computer-implemented system of
11. The computer-implemented system of
12. The computer-implemented system of
13. The computer-implemented system of
14. The computer-implemented system of
15. The computer-implemented system of
16. The computer-implemented system of
18. The non-transitory, computer-readable medium of
|
This application is a continuation of PCT Application No. PCT/CN2020/071288, filed on Jan. 10, 2020, which claims priority to Chinese Patent Application No. 201910641063.8, filed on Jul. 16, 2019, and each application is hereby incorporated by reference in its entirety.
Implementations of the present specification related to the field of TEE technologies, and more specifically, to a method and apparatus for data transmission in a TEE system.
A trusted execution environment (TEE) is a secure and trusted zone in a processor, and can guarantee security, confidentiality, and integrity of code and data stored in it. The TEE provides an isolated execution environment. The code and data can run in this trusted zone, and it can be ensured that calculation is not interfered by a conventional operating system during a running process. As such, the confidentiality and integrity of the code and data can be guaranteed. The TEE (EAL2 +) provides a higher level of security compared with a conventional operating system, and provides more functions and better performance compared with SE (EAL5). The TEE has multiple implementations, such as Intel SGX, AMD SEV, ARM TrustZone (trusted zone), etc. Because the TEE provides an isolated execution environment, communication between a non-TEE and the TEE is generally called through a special instruction, such as SMC call (TrustZone) or ECall/OCall (SGX). For example, during log printing performed on a TEE side by calling an OCall function, after a CPU is switched from the TEE side to a non-TEE side and context information such as registers are restored, waiting for the log printing to complete on the non-TEE side is generally needed before returning to the TEE side and certain performance losses are caused.
Therefore, a more effective solution for data transmission in a TEE system is needed.
Implementations of the present specification are intended to provide a more effective solution for data transmission in a TEE system to reduce issues in the existing technology.
To achieve the preceding objective, one aspect of the present specification provides a method for data transmission in a TEE system, where the TEE system includes a TEE side and a non-TEE side, the non-TEE side includes a shared memory, the shared memory includes a first address, a second address, and multiple consecutive third addresses, where the first address is used to store a write offset address, the write offset address indicates a writeable start address in the multiple third addresses, the second address is used to store a read offset address, the read offset address indicates a readable start address in the multiple third addresses, the third addresses are used to store data from the TEE side, and the method is executed by a first thread on the TEE side, including: obtaining first data; calling a predetermined function by using the first data as an input parameter, so as to switch to the non-TEE side; obtaining the write offset address by reading the first address; obtaining the read offset address by reading the second address; determining whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes, where the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte; when the quantity of bytes of the first data is less than or equal to the quantity of writable bytes, writing the first data into third addresses starting from the write offset address; updating the write offset address in the first address; and returning to the TEE side.
In an implementation, the first data is any one of the following data: logs, monitoring data, and statistical data.
In an implementation, the method further includes performing waiting when the quantity of bytes of the first data is greater than the quantity of writable bytes.
In an implementation, the shared memory further includes a fourth address used to store a quantity of pieces of discarded data, and the method further includes: when the quantity of bytes of the first data is greater than the quantity of writable bytes, discarding the first data, and incrementing the quantity of pieces of discarded data stored in the fourth address by one.
In an implementation, the quantity of pieces of discarded data is an atomic variable.
In an implementation, the write offset address is before the read offset address, and the quantity of writeable bytes is equal to a difference obtained by subtracting the write offset address from the read offset address.
In an implementation, the write offset address is after the read offset address, and the quantity of writable bytes is equal to a difference obtained by subtracting a quantity of unwritable bytes from a quantity of the third addresses, where the quantity of unwritable bytes is equal to a difference obtained by subtracting the read offset address from the write offset address.
In an implementation, the write offset address is the same as the read offset address, and the quantity of writeable bytes is equal to a quantity of all the third addresses.
In an implementation, the TEE system is an SGX system, and the predetermined function is an OCall function.
Another aspect of the present specification provides an apparatus for data transmission in a TEE system, where the TEE system includes a TEE side and a non-TEE side, the non-TEE side includes a shared memory, the shared memory includes a first address, a second address, and multiple consecutive third addresses, where the first address is used to store a write offset address, the write offset address indicates a writeable start address in the multiple third addresses, the second address is used to store a read offset address, the read offset address indicates a readable start address in the multiple third addresses, the third addresses are used to store data from the TEE side, and the apparatus is deployed in a first thread on the TEE side, including: a first acquisition unit, configured to obtain first data; a call unit, configured to call a predetermined function by using the first data as an input parameter, so as to switch to the non-TEE side; a second acquisition unit, configured to obtain the write offset address by reading the first address; a third acquisition unit, configured to obtain the read offset address by reading the second address; a determining unit, configured to determine whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes, where the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte; a writing unit, configured to, when the quantity of bytes of the first data is less than or equal to the quantity of writable bytes, write the first data into third addresses starting from the write offset address; an update unit, configured to update the write offset address in the first address; and a return unit, configured to return to the TEE side.
In an implementation, the apparatus further includes a waiting unit, configured to perform waiting when the quantity of bytes of the first data is greater than the quantity of writable bytes.
In an implementation, the shared memory further includes a fourth address used to store a quantity of pieces of discarded data, and the apparatus further includes a discarding unit, configured to, when the quantity of bytes of the first data is greater than the quantity of writable bytes, discard the first data, and increment the quantity of pieces of discarded data stored in the fourth address by one.
Another aspect of the present specification provides a computer-readable storage medium, where the computer-readable storage medium stores a computer program, and when the computer program is running on a computer, the computer is enabled to perform the method according to any one of the preceding implementations.
Another aspect of the present specification provides a computing device, including a memory and a processor, where the memory stores executable code, and when executing the executable code, the processor implements the method according to any one of the preceding implementations.
In the solution for data transmission in a TEE system according to the implementations of the present specification, a high-performance asynchronous data transmission system is provided for a TEE, such as an asynchronous log printing system, to reduce overheads for printing logs of the TEE system and increase an execution speed of the TEE system while satisfying some basic requirements for a log system.
The implementations of the present specification are described with reference to the accompanying drawings so that the implementations of the present specification can be clearer.
The following describes the implementations of the present specification with reference to the accompanying drawings.
In the schematic diagram above, to ensure data security when the first thread and the second thread access the shared memory at the same time, a specific data structure is designed to allow the preceding process. The following provides a detailed description thereof.
Step S202: Obtain first data.
Step S204: Call a predetermined function by using the first data as an input parameter, so as to switch to the non-TEE side.
Step S206: Obtain the write offset address by reading the first address.
Step S208: Obtain the read offset address by reading the second address.
Step S210: Determine whether a quantity of bytes of the first data is less than or equal to a quantity of writable bytes, where the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte.
Step S212: When the quantity of bytes of the first data is less than or equal to the quantity of writable bytes, write the first data into third addresses starting from the write offset address.
Step S214: Update the write offset address in the first address.
Step S216: Return to the TEE side.
When the TEE side wants to transmit specific data to the non-TEE side, the TEE side executes the method by running the first thread on the TEE side, so as to write the data to the third addresses of the shared memory. For example, the first thread belongs to a process used for transmitting data from the TEE side to the non-TEE side. After the data is written into the shared memory through the method, the data is transferred to a target program by using another thread on the non-TEE side. Therefore, data transmission in the method is asynchronous, and the method is applicable to data with a low real-time requirement, a large transmission volume, and a high performance requirement. Thus, the specific data is, for example, logs, monitoring data, or statistical data.
First, in step S202, the first data is obtained.
For example, the first data is logs generated by the TEE. For example, after generating the logs, the TEE side stores them in a predetermined memory location on the TEE side. The first thread can be preconfigured to periodically read logs from the predetermined memory location, so that data to be transmitted can be periodically obtained and the method can be periodically executed.
In step S204, the predetermined function is called by using the first data as an input parameter, so as to switch to the non-TEE side.
The TEE system is, for example, an SGX system. In the SGX system, an enclave (enclave) is included as a TEE. In the enclave, the first thread can be switched to a non-enclave side (that is, the non-TEE side) by calling the OCall function. The OCall function is a data transmission method provided in the SGX system. After calling the OCall function, a thread on an enclave side switches a CPU to the non-enclave side. Specifically, after the OCall function is called by using the first data as an input parameter, an enclave-side register is backed up on the enclave side, and the first data is transmitted to the non-TEE side by using the first data as an input parameter. Then, non-enclave-side register information is restored on the non-enclave side, including storing the first data into a register as an input parameter. After the first thread is switched to the non-TEE side, a subsequent step can be performed by calling another function.
In step S206, the write offset address is obtained by reading the first address. In step S208, the read offset address is obtained by reading the second address.
Besides the preceding case that the write offset address and the read offset address shown in
In
In
In
In
In
In step S210, it is determined whether the quantity of bytes of the first data is less than or equal to the quantity of writable bytes, where the quantity of writable bytes is determined based on the write offset address and the read offset address, and each address corresponds to one byte.
A person skilled in the art can easily determine a writable address in the multiple third addresses based on the write offset address and the read offset address. Since one address corresponds to one byte, the quantity of writable bytes can be determined.
For example, in the cases shown in
In the cases shown in
In the case shown in
In step S212, when the quantity of bytes of the first data is less than or equal to the quantity of writable bytes, the first data is written into the third addresses starting from the write offset address.
For example, when data stored in the shared memory is shown in
When data stored in the shared memory is shown in
In step S214, the write offset address in the first address is updated.
For example, after “ab\n\0” is written into the third addresses in
In step S216, the first thread returns to the TEE side.
The first thread can be preconfigured to return to the TEE side after step S214 is completed. Therefore, the first thread automatically returns to the TEE side after step S214 is performed, so as to perform subsequent steps on the TEE side, for example, repeating the method again.
Step S1002: Obtain the write offset address by reading the first address.
Step S1004: Obtain the read offset address by reading the second address.
Step S1006: Read unread bytes in written data in the third addresses as second data, where the unread bytes are determined based on the write offset address and the read offset address, and each address corresponds to one byte.
Step S1008: Update the read offset address in the second address.
The method can be executed by a second thread on the non-TEE side, and the second thread can also belong to the preceding process used for transmitting data from the TEE side to the non-TEE side.
For step S1002 and step S1004, reference can be made to the descriptions of step S206 and step S208, and details are omitted here for simplicity.
In step S1006, the unread bytes in the written data in the third addresses are read as the second data, where the unread bytes are determined based on the write offset address and the read offset address, and each address corresponds to one byte.
A person skilled in the art can easily determine the unread bytes in the third addresses based on the write offset address and the read offset address.
For example, in the cases shown in
In the cases shown in
In the case shown in
In step S1008, the read offset address in the second address is updated.
For example, after eight bytes “ab\n\0cd\n\0” are read from the third addresses shown in
In an implementation, the second data is log data, and the method further includes: after updating the read offset address in the second address, sending the second data to a log printing program on the non-TEE side for printing the second data. For example, the printing includes displaying on a display or storing into a hard disk, etc.
In an implementation, the apparatus further includes a waiting unit 1109, configured to perform waiting when the quantity of bytes of the first data is greater than the quantity of writable bytes.
In an implementation, the shared memory further includes a fourth address used to store a quantity of pieces of discarded data, and the apparatus further includes a discarding unit 1110, configured to, when the quantity of bytes of the first data is greater than the quantity of writable bytes, discard the first data, and increment the quantity of pieces of discarded data stored in the fourth address by one.
Another aspect of the present specification provides a computer-readable storage medium, where the computer-readable storage medium stores a computer program, and when the computer program is running on a computer, the computer is enabled to perform the method according to any one of the preceding implementations.
Another aspect of the present specification provides a computing device, including a memory and a processor, where the memory stores executable code, and when executing the executable code, the processor implements the method according to any one of the preceding implementations.
In the implementations of the present specification, because the shared memory is used simultaneously by the TEE and the non-TEE, no lock can be used to ensure thread security due to special nature of the TEE. Therefore, in the present solution, thread security is ensured by using a lock-free data structure and a special design. Specifically, the shared memory includes the first address to the fourth address. For the first address and the second address, when data is written on one side, data is only read on the other side. Therefore, the two sides do not simultaneously write data. In addition, when data is read on one side and written on the other side, because the write offset address is updated after the write is completed, and the read offset address is updated after the read is completed, the offset addresses are not updated before data processing is completed. Therefore, data that has not been fully written is not read, and the written data does not overwrite unread data. Although the data stored in the third addresses can be read and written simultaneously on both sides, read and write ranges are controlled by the write offset address and the read offset address. Therefore, the read and write ranges are actually separate zones and do not interfere with each other. In addition, although the quantity of pieces of discarded data in the fourth address can also be read and written at the same time, data security is ensured by setting the quantity of pieces of discarded data as an atomic variable.
Through the design of the preceding lock-free data structure, a high-performance asynchronous data transmission system is provided for the TEE, such as an asynchronous log printing system, to reduce overheads for printing logs of the TEE system and increase an execution speed of the TEE system while satisfying some basic requirements for a log system.
It should be understood that the descriptions such as “first” and “second” in some implementations of the present specification are only used to distinguish between similar concepts for simplicity of description, and have no other limiting effects.
Some implementations of the present specification are described in a progressive way. For same or similar parts of the implementations, references can be made to the implementations mutually. Each implementation focuses on a difference from other implementations. Particularly, a system implementation is similar to a method implementation, and therefore is described briefly. For related parts, references can be made to related descriptions in the method implementation.
Specific implementations of the present specification are described above. Other implementations fall within the scope of the appended claims. In some situations, the actions or steps described in the claims can be performed in an order different from the order in the implementations and the desired results can still be achieved. In addition, the process depicted in the accompanying drawings does not necessarily need a particular execution order to achieve the desired results. In some implementations, multi-tasking and concurrent processing is feasible or can be advantageous.
A person of ordinary skill in the art can be further aware that, in combination with the examples described in the implementations of the present specification, units and algorithm steps can be implemented by electronic hardware, computer software, or a combination thereof. To clearly describe interchangeability between the hardware and the software, compositions and steps of each example are generally described above based on functions. Whether the functions are performed by hardware or software depends on particular applications and design constraint conditions of the technical solutions. A person of ordinary skill in the art can use different methods to implement the described functions for each particular application, but it should not be considered that the implementation goes beyond the scope of the present application.
Steps of methods or algorithms described in the implementations of the present specification can be implemented by hardware, a software module executed by a processor, or a combination thereof. The software module can reside in a random access memory (RAM), a memory, a read-only memory (ROM), an electrically programmable ROM, an electrically erasable programmable ROM, a register, a hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art.
In the described specific implementations, the objective, technical solutions, and benefits of the present specification are further described in detail. It should be understood that the descriptions are merely specific implementations of the present specification, but are not intended to limit the protection scope of the present specification. Any modification, equivalent replacement, or improvement made without departing from the spirit and principle of the present specification should fall within the protection scope of the present specification.
Liu, Qi, Wei, Changzheng, Yan, Ying, Zhao, Boran
Patent | Priority | Assignee | Title |
10884830, | Jul 16 2019 | ADVANCED NEW TECHNOLOGIES CO , LTD | Method and apparatus for multithreaded data transmission in a tee system |
11042642, | Jul 16 2019 | ADVANCED NEW TECHNOLOGIES CO , LTD | Method and apparatus for data transmission in a TEE system |
11263312, | Sep 18 2020 | ALIPAY HANGZHOU INFORMATION TECHNOLOGY CO , LTD | Secure service request processing methods and apparatuses |
11442732, | Feb 12 2019 | Alibaba Group Holding Limited | Processor and instruction execution method |
Patent | Priority | Assignee | Title |
20100169619, | |||
20130185545, | |||
20130232322, | |||
20150089218, | |||
20200004953, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 07 2020 | Alibaba Group Holding Limited | (assignment on the face of the patent) | / | |||
Apr 13 2020 | LIU, QI | Alibaba Group Holding Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052416 | /0280 | |
Apr 13 2020 | ZHAO, BORAN | Alibaba Group Holding Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052416 | /0280 | |
Apr 13 2020 | YAN, YING | Alibaba Group Holding Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052416 | /0280 | |
Apr 13 2020 | WEI, CHANGZHENG | Alibaba Group Holding Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052416 | /0280 | |
Aug 26 2020 | Alibaba Group Holding Limited | ADVANTAGEOUS NEW TECHNOLOGIES CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053743 | /0464 | |
Sep 10 2020 | ADVANTAGEOUS NEW TECHNOLOGIES CO , LTD | ADVANCED NEW TECHNOLOGIES CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053754 | /0625 |
Date | Maintenance Fee Events |
Feb 07 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Jan 02 2024 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 30 2023 | 4 years fee payment window open |
Dec 30 2023 | 6 months grace period start (w surcharge) |
Jun 30 2024 | patent expiry (for year 4) |
Jun 30 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 30 2027 | 8 years fee payment window open |
Dec 30 2027 | 6 months grace period start (w surcharge) |
Jun 30 2028 | patent expiry (for year 8) |
Jun 30 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 30 2031 | 12 years fee payment window open |
Dec 30 2031 | 6 months grace period start (w surcharge) |
Jun 30 2032 | patent expiry (for year 12) |
Jun 30 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |