A charging circuit includes a power conversion circuit, an inductor, and at least one conversion capacitor. The power conversion circuit includes a conversion switch circuit and a conversion control circuit. The conversion switch circuit includes an upper switch, a lower switch, and at least one auxiliary switch. In a switching conversion mode, the conversion control circuit operates the conversion switch circuit to switch the inductor to plural voltage levels repetitively for converting an input power to a charging power to charge a battery by switching power conversion. In a capacitive conversion mode, the conversion control circuit operates the conversion switch circuit to switch the conversion capacitor between two of voltage division nodes periodically for converting the input power to the charging power by capacitive power conversion.
|
1. A charger circuit having a switching power conversion mode and a capacitive power conversion mode, and configured to convert a first input power to a charging power at an output node to charge a battery, wherein the first input power includes an input voltage and an input current, the charger circuit comprising:
a loop switch circuit coupled between a first node and the output node;
a power loop transistor coupled between a second node and the output node;
an inductor connected in series with the power loop transistor, and coupled between a third node and the second node;
a power conversion circuit coupled with the loop switch circuit at the first node, and coupled with a current inflow end of the inductor at the third node, the power conversion circuit including:
a conversion switch circuit, including:
an upper switch;
a lower switch; and
at least one auxiliary switch coupled with the upper switch and the lower switch;
wherein each of the upper switch, the lower switch and the at least one auxiliary switch is coupled between at least two of the first input power, the first node, the third node and a ground node; and
a conversion control circuit, configured to operably generate a conversion switch control signal to control the conversion switch circuit, and generate a loop control signal to control the loop switch circuit and the power loop transistor; and
at least one conversion capacitor, coupled to the conversion switch circuit;
wherein, in the switching power conversion mode, the loop switch circuit is controlled to be OFF, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, cycle by cycle repetitively, to conduct a current inflow end of the inductor to plural voltage levels in corresponding plural periods within each cycle, so as to convert the first input power to a switching output voltage at the second node by switching power conversion, and the conversion control circuit controls the conduction of the power loop transistor to convert the switching output voltage to the charging power; and
wherein, in the capacitive power conversion mode, the loop switch circuit is controlled to be ON, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, so that in plural charging conversion periods, the at least one conversion capacitor is periodically coupled between two of the following nodes: at least one voltage division node, the input power, and the ground node, so as to convert the input power to the charging power by capacitive power conversion, wherein the first node is coupled to one of the at least one voltage division node;
wherein the at least one auxiliary switch includes a first auxiliary switch and a second auxiliary switch;
the upper switch and the first auxiliary switch are connected in series and are coupled between the input power and the first node, wherein the upper switch and the first auxiliary switch are connected with each other at a fourth node;
the lower switch and the second auxiliary switch are connected in series and are coupled between the first node and the ground node, wherein the lower switch and the second auxiliary switch are connected with each other at a fifth node;
the conversion capacitor is coupled between the fourth node and the fifth node;
the third node is directly connected to the first, fourth or fifth node;
the plural charging conversion periods include a first conversion period and a second conversion period, and in the capacitive power conversion mode, the conversion control circuit controls the conversion switch circuit, such that a first end of the conversion capacitor is electrically connected to the input voltage and the first node in the first and second conversion periods, respectively, and a second end of the conversion capacitor is electrically connected to the first node and the ground node in the first and second conversion periods, respectively, such that the charging current is substantially twice of the input current.
12. A power conversion circuit for use in a charger circuit having a switching power conversion mode and a capacitive power conversion mode, the charger circuit being configured to convert a first input power to a charging power at an output node to charge a battery, wherein the first input power includes an input voltage and an input current, the charger circuit including: a loop switch circuit coupled between a first node and the output node; a power loop transistor coupled between a second node and the output node; an inductor connected in series with the power loop transistor, and coupled between a third node and the second node; the power conversion circuit, coupled with the loop switch circuit at the first node, and coupled with a current inflow end of the inductor at the third node; and at least one conversion capacitor; the power conversion circuit comprising:
a conversion switch circuit, including:
an upper switch;
a lower switch; and
at least one auxiliary switch coupled with the upper switch and the lower switch;
wherein each of the upper switch, the lower switch and the at least one auxiliary switch is coupled between at least two of the first input power, the first node, the third node and a ground node, and the at least one conversion capacitor is coupled to the conversion switch circuit; and
a conversion control circuit, configured to operably generate a conversion switch control signal to control the conversion switch circuit, and generate a loop control signal to control the loop switch circuit and the power loop transistor;
wherein, in the switching power conversion mode, the loop switch circuit is controlled to be OFF, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, cycle by cycle repetitively, to conduct a current inflow end of the inductor to plural voltage levels in corresponding plural periods within each cycle, so as to convert the first input power to a switching output voltage at the second node by switching power conversion, and the conversion control circuit controls the conduction of the power loop transistor to convert the switching output voltage to the charging power; and
wherein, in the capacitive power conversion mode, the loop switch circuit is controlled to be ON, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, so that in plural charging conversion periods, the at least one conversion capacitor is periodically coupled between two of the following nodes: at least one voltage division node, the input power, and the ground node, so as to convert the input power to the charging power by capacitive power conversion, wherein the first node is coupled to one of the at least one voltage division node;
wherein the at least one auxiliary switch includes a first auxiliary switch and a second auxiliary switch;
the upper switch and the first auxiliary switch are connected in series and are coupled between the input power and the first node, wherein the upper switch and the first auxiliary switch are connected with each other at a fourth node;
the lower switch and the second auxiliary switch are connected in series and are coupled between the first node and the ground node, wherein the lower switch and the second auxiliary switch are connected with each other at a fifth node;
the conversion capacitor is coupled between the fourth node and the fifth node;
the third node is directly connected to the first, fourth or fifth node;
the plural charging conversion periods include a first conversion period and a second conversion period, and in the capacitive power conversion mode, the conversion control circuit controls the conversion switch circuit, such that a first end of the conversion capacitor is electrically connected to the input voltage and the first node in the first and second conversion periods, respectively, and a second end of the conversion capacitor is electrically connected to the first node and the ground node in the first and second conversion periods, respectively, such that the charging current is substantially twice of the input current.
2. The charger circuit according to
3. The charger circuit according to
4. The charger circuit according to
5. The charger circuit according to
6. The charger circuit according to
7. The charger circuit according to
8. The charger circuit according to
9. The charger circuit according to
10. The charger circuit according to
11. The charger circuit according to
13. The power conversion circuit according to
14. The power conversion circuit according to
15. The power conversion circuit according to
16. The power conversion circuit according to
17. The power conversion circuit according to
18. The power conversion circuit according to
19. The power conversion circuit according to
20. The power conversion circuit according to
21. The power conversion circuit according to
|
The present invention claims priority to TW 107105321, filed on Feb. 13, 2018.
The present invention relates to a charger circuit, particularly to a charger circuit including a switching power conversion mode and a capacitive power conversion mode. The present invention also relates to a power conversion circuit and a charging control method for use in the charger circuit.
The following prior art documents are relevant to the present invention: “A 50 MHz 5V 3 W 90% Efficiency 3-Level Buck Converter with Real-Time Calibration, Xun Liu et. al, 2016 Symposium on VLSI Circuits Digest of Technical Papers”; “Analysis and Design Considerations of Integrated 3-Level Buck Converters, Xun Liu et. al,, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS Vol. 63, No. 5, May 2016” and “Constant ON-Time 3-Level Buck Converter for Low Power Applications, Brian M. Cassidy et. al, IEEE, 2015”.
The prior art in
In comparison with the prior art in
From one perspective, the present invention provides a charger circuit having a switching power conversion mode and a capacitive power conversion mode, and configured to convert a first input power to a charging power at an output node to charge a battery, wherein the first input power includes an input voltage and an input current, the charger circuit comprising: a loop switch circuit coupled between a first node and the output node; a power loop transistor coupled between a second node and the output node; an inductor connected in series with the power loop transistor, and coupled between a third node and the second node; a power conversion circuit coupled with the loop switch circuit at the first node, and coupled with a current inflow end of the inductor at the third node, the power conversion circuit including: a conversion switch circuit, including: an upper switch; a lower switch; and at least one auxiliary switch coupled with the upper switch and the lower switch; wherein each of the upper switch, the lower switch and the at least one auxiliary switch is coupled between at least two of the first input power, the first node, the third node and a ground node; and a conversion control circuit, configured to operably generate a conversion switch control signal to control the conversion switch circuit, and generate a loop control signal to control the loop switch circuit and the power loop transistor; and at least one conversion capacitor, coupled to the conversion switch circuit; wherein, in the switching power conversion mode, the loop switch circuit is controlled to be OFF, and the conversion control circuit controls the upper switch SU, the lower switch and the at least one auxiliary switch, cycle by cycle repetitively, to conduct a current inflow end of the inductor to plural voltage levels in corresponding plural periods within each cycle, so as to convert the first input power to a switching output voltage at the second node by switching power conversion, and the conversion control circuit controls the conduction of the power loop transistor to convert the switching output voltage to the charging power; and wherein, in the capacitive power conversion mode, the loop switch circuit is controlled to be ON, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, so that in plural charging conversion periods, the at least one conversion capacitor is periodically coupled between two of the following nodes: at least one voltage division node, the input power, and the ground node, so as to convert the input power to the charging power by capacitive power conversion, wherein the first node is coupled to one of the at least one voltage division node.
In one embodiment, in the capacitive power conversion mode, the charging current has a level which is substantially equal to a level of the input current multiplied by a predetermined current factor which is a real number larger than 1, and/or the charging voltage is substantially equal to a level of the input voltage multiplied by a predetermined voltage ratio which is a positive real number smaller than 1.
In one embodiment, the charger circuit further comprises a power delivery unit configured to operably convert a second input power to the first input power, wherein the power delivery unit regulates the input voltage at a predetermined voltage level, or regulates the input current at a predetermined current level.
In one embodiment, each of the upper switch, the lower switch and the at least one auxiliary switch has an average current passing through, and the average current is a function of the charging current, both in the switching power conversion mode and in the capacitive power conversion mode.
In one embodiment, the first node and the third node are directly connected with each other.
In one embodiment, the charger circuit further comprises a connector or further comprising a connector and a cable, for coupling the power delivery unit with the power conversion circuit, wherein the power delivery unit, the connector and the cable are compliant with a USB PD specification, and/or a USB type-C specification, and/or a USB quick charge specification.
In one embodiment, the at least one auxiliary switch includes a first auxiliary switch and a second auxiliary switch; the upper switch and the first auxiliary switch are connected in series and are coupled between the input power and the first node, wherein the upper switch and the first auxiliary switch are connected with each other at a fourth node; the lower switch and the second auxiliary switch are connected in series and are coupled between the first node and the ground node, wherein the lower switch and the second auxiliary switch are connected with each other at a fifth node; the conversion capacitor is coupled between the fourth node and the fifth node; the third node is directly connected to the first, fourth or fifth node; the plural charging conversion periods include a first conversion period and a second conversion period, and in the capacitive power conversion mode, the conversion control circuit controls the conversion switch circuit, such that a first end of the conversion capacitor is electrically connected to the input voltage and the first node in the first and second conversion periods, respectively, and a second end of the conversion capacitor is electrically connected to the first node and the ground node in the first and second conversion periods, respectively, such that the charging current is substantially twice of the input current.
In one embodiment, the third node is directly connected to the first node, and in the capacitive power conversion mode, when the circuit is in stable state, a voltage level at the third node is substantially a constant DC level.
In one embodiment, at least one or both of the loop switch circuit and the power loop transistor, are integrated with the power conversion circuit in an integrated circuit chip and/or packaged in an integrated circuit package.
In one embodiment, in a direct charging mode, the conversion control circuit operates the conversion switch circuit, the loop switch circuit and the power loop transistor, to conduct a direct current path from the first input power to the charging power.
In one embodiment, in the switching power conversion mode, a current inflow end of the inductor switches between the input voltage and the ground node, to perform a 2-level switching power conversion.
In one embodiment, the third node is directly connected to the first node, and in the switching power conversion mode, a current inflow end of the inductor switches among the input voltage, the ground node and a third voltage level, to perform a 3-level switching power conversion, wherein the third voltage level is obtained by switching the conversion capacitor.
In one embodiment, in the switching power conversion mode, a current inflow end of the inductor switches among the input voltage, the ground node and a third voltage level, to perform a 3-level switching power conversion, wherein the third voltage level is obtained by switching the conversion capacitor.
From another perspective, the present invention provides a power conversion circuit for use in a charger circuit having a switching power conversion mode and a capacitive power conversion mode, the charger circuit being configured to convert a first input power to a charging power at an output node to charge a battery, wherein the first input power includes an input voltage and an input current, the charger circuit including: a loop switch circuit coupled between a first node and the output node; a power loop transistor coupled between a second node and the output node; an inductor connected in series with the power loop transistor, and coupled between a third node and the second node; the power conversion circuit, coupled with the loop switch circuit at the first node, and coupled with a current inflow end of the inductor at the third node; and at least one conversion capacitor; the power conversion circuit including: a conversion switch circuit, including: an upper switch; a lower switch; and at least one auxiliary switch coupled with the upper switch and the lower switch; wherein each of the upper switch, the lower switch and the at least one auxiliary switch is coupled between at least two of the first input power, the first node, the third node and a ground node, and the at least one conversion capacitor is coupled to the conversion switch circuit; and a conversion control circuit, configured to operably generate a conversion switch control signal to control the conversion switch circuit, and generate a loop control signal to control the loop switch circuit and the power loop transistor; wherein, in the switching power conversion mode, the loop switch circuit is controlled to be OFF, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, cycle by cycle repetitively, to conduct a current inflow end of the inductor to plural voltage levels in corresponding plural periods within each cycle, so as to convert the first input power to a switching output voltage at the second node by switching power conversion, and the conversion control circuit controls the conduction of the power loop transistor to convert the switching output voltage to the charging power; and wherein, in the capacitive power conversion mode, the loop switch circuit is controlled to be ON, and the conversion control circuit controls the upper switch, the lower switch and the at least one auxiliary switch, so that in plural charging conversion periods, the at least one conversion capacitor is periodically coupled between two of the following nodes: at least one voltage division node, the input power, and the ground node, so as to convert the input power to the charging power by capacitive power conversion, wherein the first node is coupled to one of the at least one voltage division node.
The objectives, technical details, features, and effects of the present invention will be better understood with regard to the detailed description of the embodiments below.
The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the circuits and the signal waveforms, but not drawn according to actual scale.
Still referring to
According to the present invention, in switching power conversion mode, the loop switch circuit 80 is controlled to be OFF (not conductive), and the conversion control circuit 32 controls the upper switch SU, the lower switch SL and the at least one auxiliary switch, cycle by cycle repetitively, to conduct the inductor L to the input power PI in a conduction period, and to conduct the inductor L to the ground node in a non-conduction period, so as to convert the input power PI to a switching output voltage VS at the second node ND2 by switching power conversion, and the conversion control circuit 32 controls the conduction of the power loop transistor 90 to convert the switching output voltage VS to the charging power. The “switching power conversion” may be, for example but not limited to, buck, boost or buck-boost power conversion. In addition, the “switching power conversion” is not limited to a 2-level conversion (conducting the inductor L to the level of the input power PI or the level of the ground node), but may be a 3-level or more level conversion to further increase the power conversion efficiency. For example, the current inflow end of the inductor L switches between at least two of the input voltage VIN, the ground node and a third voltage level (wherein the third voltage level is obtained by switching the conversion capacitor CF). For details of such 3-level (or more level) switching power conversion, please refer to: “Analysis and Design Considerations of Integrated 3-Level Buck Converters, Xun Liu et. al,, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS Vol. 63, No. 5, May 2016”, which is not redundantly repeated here.
In addition, according to the present invention, in capacitive power conversion mode, the loop switch circuit 80 is controlled to be ON (conductive), and the conversion control circuit 32 controls the upper switch SU, the lower switch SL and the at least one auxiliary switch, so that in plural charging conversion periods, the at least one conversion capacitor CF is periodically coupled between two of the following nodes: at least one voltage division node (such as but not limited to NR1-NRM shown in the figure), the input power PI, and the ground node in a conduction period, so as to convert the input power PI to the charging power by capacitive power conversion, wherein the first node ND1 is coupled to one of at least one voltage division node (for example in the shown embodiment, ND1 is connected to NR1). In one embodiment, operating in capacitive power conversion mode, the level of the charging current ICHG is substantially equal to the level of the input current IIN multiplied by a predetermined current factor K, and in a preferred embodiment, K is a real number larger than 1, so that the charging current ICHG is higher than the input current IIN; in other words, the charger circuit according to present invention can charge the battery 50 by a high current even if the input current IIN is low, to greatly shorten the charging time. In one embodiment, the level of the charging voltage VCHG is substantially equal to the level of the input voltage VIN multiplied by a predetermined voltage ratio J, and in a preferred embodiment, K is a positive real number smaller than 1, so as to forma capacitive buck (step-down) voltage conversion. In one aspect, the power conversion circuit 30 operates as a divider charge pump in the capacitive power conversion mode. In this embodiment, the third node ND3 is directly connected to the first node ND1, but it is not necessarily so and can be otherwise in other embodiments.
Please note that, although it is intended to control the charging current ICHG to be equal to the level of the input current IIN multiplied by a predetermined current factor K, however due to non-idealities caused by for example imperfect manufacture of components or imperfect matching among components, the actual level of the charging current ICHG may not be exactly equal to K times IIN, but just close to K times, so the term “substantially” is used to express that there can be a reasonable range of tolerance, the same hereinafter when using “substantially” in other occasions. In addition, also please note that the current factor K changes according to the node(s) coupled to the charging power; in an embodiment wherein there is only one voltage division node, the current factor K is 2, i.e., the level of the charging current ICHG is substantially equal to the level of the input current IIN multiplied by 2, but in other embodiments, K is not limited to being an integer.
Still referring to
Still referring to
Still referring to
According to the present invention, in addition to charging the battery, the charger circuit can supply power to a system circuit. Referring to
In this embodiment, the first node ND1 corresponds to one of the voltage division nodes (such as the voltage division node NR1 in
Still referring to
Still referring to
Still referring to
The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the scope of the present invention. It is not limited for each of the embodiments described hereinbefore to be used alone; under the spirit of the present invention, two or more of the embodiments described hereinbefore can be used in combination. For example, two or more of the embodiments can be used together, or, a part of one embodiment can be used to replace a corresponding part of another embodiment. Furthermore, those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, only one conversion capacitor CF is shown in the aforementioned embodiments, but the number of the conversion capacitors can be plural, which provides an advantage of reducing the output ripple in the charging voltage and the charging current. For another example, the switches in the conversion switch circuit are connected in series in the shown embodiments, but the present invention is not limited to this arrangement; the switches can be connected in parallel or in a mixed arrangement of parallel and series. For another example, to perform an action “according to” a certain signal as described in the context of the present invention is not limited to performing an action strictly according to the signal itself, but can be performing an action according to a converted form or a scaled-up or down form of the signal, i.e., the signal can be processed by a voltage-to-current conversion, a current-to-voltage conversion, and/or a ratio conversion, etc. before an action is performed. The spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equivalents.
Huang, Wei-Jen, Lee, Tsung-Han, Chang, Chun-Kai, Huang, Shun-Yu
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
9197132, | Dec 01 2006 | MYPAQ HOLDINGS LTD | Power converter with an adaptive controller and method of operating the same |
9768678, | Nov 16 2016 | Silanna Asia Pte Ltd | Switching regulator synchronous node snubber circuit |
20070085523, | |||
20070296383, | |||
20080055946, | |||
20130038289, | |||
20130234513, | |||
20160149478, | |||
20180115157, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 18 2018 | HUANG, WEI-JEN | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047268 | /0361 | |
Oct 18 2018 | HUANG, SHUN-YU | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047268 | /0361 | |
Oct 22 2018 | Richtek Technology Corporation | (assignment on the face of the patent) | / | |||
Oct 22 2018 | LEE, TSUNG-HAN | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047268 | /0361 | |
Oct 22 2018 | CHANG, CHUN-KAI | Richtek Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047268 | /0361 |
Date | Maintenance Fee Events |
Oct 22 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Dec 08 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 14 2023 | 4 years fee payment window open |
Jan 14 2024 | 6 months grace period start (w surcharge) |
Jul 14 2024 | patent expiry (for year 4) |
Jul 14 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 14 2027 | 8 years fee payment window open |
Jan 14 2028 | 6 months grace period start (w surcharge) |
Jul 14 2028 | patent expiry (for year 8) |
Jul 14 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 14 2031 | 12 years fee payment window open |
Jan 14 2032 | 6 months grace period start (w surcharge) |
Jul 14 2032 | patent expiry (for year 12) |
Jul 14 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |