Described examples include microelectronic devices and integrated circuits with an active first circuit in a first segment of a first wafer, a second circuit in a second segment of the first wafer, and second and third wafers bonded to different surfaces of the first wafer to provide first and second cavities with surfaces spaced from the first segment. An opening extends through the first wafer between the first and second cavities to separate portions of the first and second segments and to form a sealed cavity that surrounds the first segment. A bridge segment of the first wafer supports the first segment in the sealed cavity and includes one or more conductive structures to electrically connect the first and second circuits.
|
17. An integrated circuit (IC), comprising:
a first circuit, including at least one active component positioned in a first segment of a first die;
a second circuit positioned in a second segment of the first die;
a second die bonded to a first surface of the first die, including a first cavity with an interior surface spaced from the first segment of the first die; and
a third die bonded to a second surface of the first die, including a second cavity with an interior surface spaced from the first segment of the first die;
wherein the first die includes:
at least one opening that extends between the first and second cavities to separate portions of the first and second segments and to form a sealed cavity that surrounds the first segment;
a bridge segment that supports the first segment in the sealed cavity; and
at least one conductive structure that electrically connects the first and second circuits.
12. A method of fabricating a microelectronic device, the method comprising:
fabricating a first die, including:
forming a first circuit with at least one active component in a first segment of a substrate;
forming a second circuit in a second segment of the substrate;
forming a metallization structure on the substrate, the metallization structure including at least one conductive structure formed over a bridge segment of the substrate to electrically connect the first and second circuits; and
performing an etch process that forms an opening through the substrate along a first direction from a first surface of the first die to a second surface of the first die to form a gap between portions of the first and second segments of the substrate;
bonding a first surface of the first die to a first surface of a second die with a first portion of the second die spaced from the first segment of the substrate; and
bonding a second surface of the first die to a first surface of a third die with a first portion of the second die spaced from the first segment of the substrate to support the first segment of the substrate by the bridge segment in a sealed cavity formed by the opening of the first die, the first portion of the first surface of the second die, and the first portion of the first surface of the third die.
1. A microelectronic device, comprising:
a first die, including:
a substrate, including:
a first segment, including a first circuit with at least one active component;
a second segment, including a second circuit; and
a bridge segment that joins first portions of the first and second segments of the substrate, the bridge segment including at least one conductive structure that electrically connects the first and second circuits; and
an opening that extends through the substrate along a first direction from a first surface of the first die to a second surface of the first die, the opening forming a gap between second portions of the first and second segments of the substrate;
a second die, including a first surface, and a second surface spaced along the first direction from the first surface; the first surface of the second die including: a first portion spaced along the first direction from the first segment of the substrate, and a second portion bonded to the first surface of the first die; and
a third die, including a first surface, and a second surface spaced along the first direction from the first surface; the first surface of the third die including: a first portion spaced along the first direction from the first segment of the substrate, and a second portion bonded to the second surface of the first die;
the first segment of the substrate supported by the bridge segment within a sealed cavity formed by the opening of the first die, the first portion of the first surface of the second die, and the first portion of the first surface of the third die.
2. The microelectronic device of
3. The microelectronic device of
4. The microelectronic device of
5. The microelectronic device of
6. The microelectronic device of
7. The microelectronic device of
a plastic package that encloses the first die, the second die, and the third die;
conductive leads that extend partially outside the plastic package; and
bond wires connected between respective ones of the conductive leads and one of the first and second circuits.
8. The microelectronic device of
9. The microelectronic device of
10. The microelectronic device of
11. The microelectronic device of
13. The method of
performing the etch process to form openings through the substrate to form gaps between the portions of the first and second segments of the substrate.
14. The method of
etching a cavity into the first portion of the first surface of the second die before bonding the first surface of the first die to the first surface of the second die; and
etching a cavity into the first portion of the first surface of the third die before bonding the second surface of the first die to the first surface of the third die.
15. The method of
forming an oxide layer on the first surface of the second die before bonding the first surface of the first die to the first surface of the second die; and
forming an oxide layer on the first surface of the third die before bonding the second surface of the first die to the first surface of the third die.
16. The method of
forming a metallization structure on the first surface of the second die before bonding the first surface of the first die to the first surface of the second die; and
forming a metallization structure on the first surface of the third die before bonding the second surface of the first die to the first surface of the third die.
18. The IC of
a plastic package that encloses the first die, the second die, and the third die;
conductive leads that extend partially outside the plastic package; and
bond wires connected between respective ones of the conductive leads and one of the first and second circuits.
19. The IC of
20. The IC of
|
Precision circuits such as voltage references, precision amplifiers, thermal sensor circuits, resonator circuits, clock circuits, analog to digital converters (ADCs) and digital to analog converters (DACs) are used in a variety of applications. The stability and performance of signals in precision circuitry can be impacted by external environmental factors such as package stress, board stress, thermal isolation or other thermal and/or mechanical stress. Low modulus of elasticity packaging materials can be used to enhance mechanical stress immunity, but these materials are costly and typically have a high coefficient of thermal expansion (CTE), and IC devices packaged in such material still suffer from parametric variation due to mechanical stress and/or temperature drift. Integrated heating or thermal transfer components can control the temperature of electrical components in an IC, alone or in combination with thermal insulation structures to facilitate component temperature stabilization, and ceramic packages can be used with soft die attach techniques to minimize mechanical vibration. However, these approaches are expensive and increase power consumption.
Described examples include microelectronic devices, such as integrated circuits, and fabrication methods. An example includes an active first circuit in a first segment of a first wafer, and a second circuit in a second segment of the first wafer. Second and third wafers are bonded to different surfaces of the first wafer to provide first and second cavities with surfaces spaced from the first segment. An opening extends through the first wafer between the first and second cavities to separate portions of the first and second segments and to form a sealed cavity that surrounds the first segment. A bridge segment of the first wafer supports the first segment in the sealed cavity and includes one or more conductive structures to electrically connect the first and second circuits.
In the drawings, like reference numerals refer to like elements throughout, and the various features are not necessarily drawn to scale. In this description, the term “couple” or “couples” includes indirect or direct electrical or mechanical connection or combinations thereof. For example, if a first device couples to or is coupled with a second device, that connection may be through a direct electrical connection, or through an indirect electrical connection via one or more intervening devices and connections.
The substrate 107 includes the first and second segments 104 and 106, and at least one bridge segment 108 that joins first portions of the first and second segments 104, 106 of the substrate 107. Also, the first wafer 101 includes at least one opening 109 that extends through the substrate 107 along the vertical (Z) direction from a first (e.g., top) surface of the first wafer 101 to a second (e.g., bottom) surface of the first wafer 101. The opening 109 forms a gap between second portions of the first and second segments 104, 106 of the substrate 107. The first segment 104 is supported by the bridge segment 108 within a sealed cavity 110 formed by the opening 109 of the first wafer 101 and spaced cavity surface portions of the second and third wafers 102 and 103. The second portion 106 includes a second circuit 111. The second portion 106 also includes a metallization structure with conductive contacts 112. As shown and described further below in connection with
The first circuit 105 in the first segment 104 includes at least one active component 113. In one example, the first circuit 105 includes one or more transistors to form CMOS logic circuits, amplifier circuits, voltage reference circuits, temperature sensor circuitry, resonator circuits, clock circuits, analog to digital converter (ADC) circuits, digital-to-analog converter (DAC) circuits, etc. Locating the first segment 104 within the sealed cavity 110, and laterally separating the first and second segments 104, 106 by the opening 109 in the first wafer 107 facilitates thermal isolation of the first circuit 105 and the active component(s) 113 from the second portion 106 and the second circuit 111. In one example, the bridge segment 108 includes a portion of the first substrate 107 and a portion of a metallization structure formed on the first substrate 107, including one or more conductive structures that electrically interconnect the first and second circuits 105, 111. Accordingly, the only thermal connection between the first and second segments 104, 106 is through the bridge segment(s) 108.
In one example the bridge segment 108 has a thickness of a thickness of a patterned silicon (i.e., the thickness of the patterned die) plus the thickness of a metal interconnect on top. In another example, the bridge segment 108 has a thickness of a pattered silicon which, after a combination of etchings, results in a bridge segment thickness that is a fraction of the silicon die thickness plus the thickness of the metal interconnect on top. In another example, a thickness of the bridge segment 108 is only the thickness of the metal interconnect forming the bridge segment 108. In another example, a thickness of the bridge segment 108 is a thickness of a metal interconnect with polyimide. In one example, the thickness of the silicon of the bridge segment(s) 108 is the full thickness of the silicon of the first segment 104. In another example, the thickness of the silicon of the bridge segment(s) 108 is a partial silicon thickness resulting from selective etching. In another example, the bridge segment 108 includes only a portion of the metallization structure of the first wafer 101, and the underlying portion of the first substrate 107 is removed in the gap between the first and second segments 104, 106. In another example, the bridge segment 108 can include a polyimide material (not shown) and one or more conductive structures for electrical interconnection of the first and second circuits 105, 111, where the polyimide material provides good thermal insulation between the first circuit 105 and the remainder of the microelectronic device (e.g., IC) 100.
In one example, the device 100 includes one or more heating components to control a temperature of the first circuit 105 and/or to control a temperature of the sealed cavity 110. In the example of
The first wafer 101 is sandwiched between portions of the second and third wafers 102 and 103, respectively, in order to form the sealed cavity 110. In the example of
The third wafer 103 includes a substrate 117 (e.g., a silicon substrate), with a first (e.g., top) surface and a second (e.g., lower) surface that is spaced along the Z direction from the first surface. The first surface of the third wafer 103 includes: a first portion that is spaced along the Z direction from the first segment 104 of the substrate 107; and a second portion that is bonded to the second surface of the first wafer 101. In the illustrated example, the second portion of the first surface of the third wafer 103 includes a metallization structure that is bonded to the bottom surface of the first wafer 101. In another example, the bonded second portion of the first surface of the third wafer 103 includes a bonding oxide material (not shown) to facilitate wafer bonding with the first wafer 101. Moreover, in the illustrated example, the first portion of the first surface of the third wafer 103 includes a recessed or concave cavity that is spaced from the first segment 104 of the first wafer 101 to provide a bottom portion of the sealed cavity 110. In one example, the bond joint between the first wafer 101 and the second and third wafers 102, 103 is a metal-metal bonding between conductive portions of the corresponding metallization structures. Any suitable bonding processing can be used in other examples, such as eutectic, and adhesive bonding. The binding provides spaced regions between the upper and lower portions of the first segment 104 of the first wafer 101 and the upper and lower wafers 102 and 103. In the example of
The conductive contacts 112 of the second segment 106 provide external connectivity for the first and second circuits 105 and 111. The microelectronic device 100 has integrated circuit package and features, including conductive leads 118 connected to respective ones of the conductive contacts 112 via bond wires 119. The conductive leads 118 extend partially outside a molded plastic package 120 that encloses the first wafer 101, the second wafer 102, and the third wafer 103. The use of molded plastic packaging material 120 provides a cost-effective packaging solution, and the thermal isolation aspects of the sealed cavity 110 and optional use of internal heating elements 114, 115 mitigate or avoid the need for more expensive packaging materials. The resulting microelectronic device 100 provides a thermally stabilized solution for precision circuitry 105 of the first segment 104. Also, the first segment 104 and the first circuit 105 are supported by the bridge segment or segments 108 to provide isolation from mechanical stresses during packaging and subsequent field use of the microelectronic device 100.
Referring also to
The bridge structure or structures 108 support the first segment 104 of the substrate 107 relative to the second segment 106 of the substrate 107 within the sealed cavity 110 formed by the opening 109 of the first wafer 101, the first portion of the first surface of the second wafer 102, and the first portion of the first surface of the third wafer 103. As further described below in connection with
At 404, the method 400 further includes forming 404 a single or multilayer metallization structure on the substrate 107. In one example, the metallization structure processing at 404 includes forming one or more conductive structures (e.g., 300 in
Referring to
At 414, the method 400 further includes performing a selective etch process, which forms one or more openings through the substrate 107, as shown in
Referring to
Referring to
Modifications are possible in the described embodiments, and other embodiments are possible, within the scope of the claims.
Smeys, Peter, Yen, Ting-Ta, Male, Barry Jon, Emerson, Paul Merle
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4007978, | Jan 18 1974 | Texas Instruments Incorporated | Integrated optical circuits |
4267484, | Aug 28 1979 | The United States of America as represented by the Secretary of the Air | Parallel multi-electrode spark gap switch |
4272753, | Aug 16 1978 | Harris Corporation | Integrated circuit fuse |
5389578, | Jan 04 1994 | Texas Instruments Incorporated | Optical coupler |
5600174, | Oct 11 1994 | BOARD OF TRUSTEES OF THE LELAND STANFORD JUNIOR UNIVERSITY, THE | Suspended single crystal silicon structures and method of making same |
5929514, | May 26 1998 | Analog Devices, Inc. | Thermally enhanced lead-under-paddle I.C. leadframe |
6300632, | Oct 14 1999 | The Regents of the University of Michigan | Uncooled infrared focal plane imager and microelectromechanical infrared detector for use therein |
6316770, | Jul 06 1998 | Commissariat a l'Energie Atomique | Thermal detector with bolometric effect amplification |
6462614, | Jul 14 2000 | Korea Advanced Institute of Science & Technology | Electrothermal integrator and audio frequency filter |
6507264, | Aug 28 2000 | Littelfuse, Inc | Integral fuse for use in semiconductor packages |
6509574, | Dec 04 2000 | Texas Instruments Incorporated | Optocouplers having integrated organic light-emitting diodes |
6648503, | Jan 14 2000 | HITACHI HIGH-TECH SCIENCE CORPORATION | Calorimeter and manufacturing method thereof |
6977468, | Feb 03 2003 | Auburn University | Integrated spark gap device |
7015587, | Sep 07 2004 | National Semiconductor Corporation | Stacked die package for semiconductor devices |
7180064, | Jul 24 2003 | DELPHI TECHNOLOGIES IP LIMITED | Infrared sensor package |
7321162, | Oct 15 1999 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor package having reduced thickness |
7732892, | Nov 03 2006 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fuse structures and integrated circuit devices |
7842542, | Jul 14 2008 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Embedded semiconductor die package and method of making the same using metal frame carrier |
7869180, | Jun 30 2004 | Malikie Innovations Limited | Spark gap apparatus and method for electrostatic discharge protection |
8018705, | Sep 14 2005 | University of Witwatersrand | Spark gap protection device |
8569082, | Oct 14 2008 | Texas Instruments Incorporated | Semiconductor package with a mold material encapsulating a chip and a portion of a lead frame |
8633551, | Jun 29 2012 | Intel Corporation | Semiconductor package with mechanical fuse |
9184012, | Dec 19 2012 | Allegro MicroSystems, LLC | Integrated circuit fuse and method of fabricating the integrated circuit fuse |
9419075, | Jan 28 2015 | Texas Instruments Incorporated | Wafer substrate removal |
20040084729, | |||
20050170656, | |||
20050179102, | |||
20060063462, | |||
20080266730, | |||
20090114901, | |||
20100187652, | |||
20110248374, | |||
20120142144, | |||
20130001710, | |||
20130168740, | |||
20130329324, | |||
20140084396, | |||
20140273347, | |||
20150104895, | |||
20150175406, | |||
20150179861, | |||
20160029685, | |||
20160090297, | |||
20160149105, | |||
20170022049, | |||
20170275157, | |||
20190198487, | |||
EP1986297, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 24 2018 | EMERSON, PAUL MERLE | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046560 | /0580 | |
Jul 30 2018 | SMEYS, PETER | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046560 | /0580 | |
Jul 30 2018 | MALE, BARRY JON | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046560 | /0580 | |
Aug 01 2018 | YEN, TING-TA | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046560 | /0580 | |
Aug 06 2018 | Texas Instruments Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 06 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Dec 20 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 28 2023 | 4 years fee payment window open |
Jan 28 2024 | 6 months grace period start (w surcharge) |
Jul 28 2024 | patent expiry (for year 4) |
Jul 28 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 28 2027 | 8 years fee payment window open |
Jan 28 2028 | 6 months grace period start (w surcharge) |
Jul 28 2028 | patent expiry (for year 8) |
Jul 28 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 28 2031 | 12 years fee payment window open |
Jan 28 2032 | 6 months grace period start (w surcharge) |
Jul 28 2032 | patent expiry (for year 12) |
Jul 28 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |