A method for forming a semiconductor device structure is provided. The method includes forming a material layer over a substrate and forming a resist layer over the material layer. The resist layer includes an inorganic material and an auxiliary, and the inorganic material includes a plurality of metallic cores, and a plurality of first linkers bonded to the metallic cores. The method also includes exposing a portion of the resist layer by performing an exposure process, and the auxiliary reacts with the first linkers during the exposure process. The method further includes etching a portion of the resist layer to form a patterned resist layer and patterning the material layer by using the patterned resist layer as a mask. The method also includes removing the patterned resist layer.

Patent
   10741391
Priority
Oct 25 2017
Filed
Jun 28 2018
Issued
Aug 11 2020
Expiry
Jun 28 2038
Assg.orig
Entity
Large
1
15
currently ok
1. A method for forming a semiconductor structure, comprising:
forming a material layer over a substrate;
forming a middle layer over the material layer;
forming a resist layer over and in contact with the middle layer, wherein the resist layer comprises an inorganic material, the inorganic material comprises a plurality of metallic cores, and a plurality of first linkers bonded to the metallic cores;
forming a modified layer comprising an auxiliary over the resist layer;
exposing a portion of the resist layer by performing an exposure process, wherein the auxiliary reacts with the first linkers during the exposure process;
etching a portion of the resist layer to form a patterned resist layer and to expose a portion of a top surface of the middle layer, wherein the modified layer remains on the patterned resist layer while the portion of the top surface of the middle layer is exposed;
patterning the material layer by using the patterned resist layer as a mask; and
removing the patterned resist layer.
17. A method for forming a semiconductor structure, comprising:
forming a material layer over a substrate;
forming a bottom layer over the material layer;
forming a middle layer over the bottom layer;
forming a top layer over the middle layer, wherein the top layer comprises an inorganic material and an auxiliary, the inorganic material comprises a plurality of first linkers bonded to a plurality of metallic cores, and the auxiliary comprises a plurality of second linkers, wherein an entirety of the top layer is higher than a top surface of the middle layer;
exposing a portion of the top layer by performing an exposure process, wherein the second linkers react with the first linkers during the exposure process;
etching a portion of the top layer to form a patterned top layer;
removing a portion of the middle layer by using the patterned top layer as a mask to form a patterned middle layer; and
removing a portion of the bottom layer by using the patterned middle layer as a mask to form a patterned bottom layer.
9. A method for forming a semiconductor structure, comprising:
forming a material layer over a substrate;
forming a bottom layer over the material layer;
forming a middle layer over the bottom layer;
forming a resist layer over the middle layer, wherein the resist layer comprises an inorganic material having a plurality of metallic cores and a plurality of first linkers bonded to the metallic cores, wherein a topmost surface of the middle layer is in direct contact with a bottommost surface of the resist layer;
forming a modified layer above the resist layer, wherein the modified layer comprises an auxiliary;
exposing a portion of the resist layer to by performing an exposure process, wherein the auxiliary reacts with the first linkers during the exposure process;
developing the resist layer to form a patterned resist layer;
developing the modified layer to form a patterned modified layer;
patterning the middle layer by using the patterned resist layer as a mask to form a patterned middle layer;
removing the patterned resist layer and the patterned modified layer; and
patterning the bottom layer by using the patterned middle layer as a mask to form a patterned bottom layer.
2. The method for forming the semiconductor structure as claimed in claim 1, wherein the auxiliary comprises a plurality of second linkers, and the second linkers react with the first linkers during the exposure process to form a plurality of chemical bonds between the auxiliary and the inorganic material.
3. The method for forming the semiconductor structure as claimed in claim 1, further comprising:
forming a compound in the resist layer after exposing the portion of the resist layer, wherein the compound has an average molecular weight that is greater than that of the metallic core with the first linkers.
4. The method for forming the semiconductor structure as claimed in claim 1, wherein the auxiliary comprises a photo acid generator (PAG), a quencher (Q), a photo base generator (PBG) or a cross-linker.
5. The method for forming the semiconductor structure as claimed in claim 1, wherein the metallic cores comprise tin (Sn), indium (In), antimony (Sb) or a combination thereof.
6. The method for forming the semiconductor structure as claimed in claim 1, wherein the resist layer further comprises a solvent, and the solvent comprises propylene glycol methyl ether acetate (PGMEA), propylene glycol monomethyl ether (PGME), 1-ethoxy-2-propanol (PGEE), gamma-butyrolactone (GBL), cyclohexanone (CHN), ethyl lactate (EL), methanol, ethanol, propanol, n-butanol, acetone, dimethylformamide (DMF), isopropyl alcohol (IPA), tetrahydrofuran (THF), methyl isobutyl carbinol (MIBC), n-butyl acetate (nBA), 2-heptanone (MAK), or a combination thereof.
7. The method for forming the semiconductor structure as claimed in claim 1, wherein a weight ratio of the auxiliary to a solvent is in a range from about 0.1 wt % to about 10 wt %.
8. The method for forming the semiconductor device structure as claimed in claim 1, further comprising:
forming a bottom layer over the material layer, wherein the bottom layer is between the material layer and the middle layer, and a topmost surface of the middle layer is in direct contact with a bottommost surface of the resist layer.
10. The method for forming the semiconductor structure as claimed in claim 9, wherein the auxiliary comprises a photo acid generator (PAG), a quencher (Q), a photo base generator (PBG) or a cross-linker.
11. The method for forming the semiconductor structure as claimed in claim 9, wherein the resist layer further comprises a solvent, and the solvent comprises propylene glycol methyl ether acetate (PGMEA), propylene glycol monomethyl ether (PGME), 1-ethoxy-2-propanol (PGEE), gamma-butyrolactone (GBL), cyclohexanone (CHN), ethyl lactate (EL), methanol, ethanol, propanol, n-butanol, acetone, dimethylformamide (DMF), isopropyl alcohol (IPA), tetrahydrofuran (THF), methyl isobutyl carbinol (MIBC), n-butyl acetate (nBA), 2-heptanone (MAK), or a combination thereof.
12. The method for forming the semiconductor structure as claimed in claim 9, wherein performing the exposure process comprises:
irradiating the resist layer by Krypton Fluoride (KrF) excimer laser, Argon Fluoride (ArF) excimer laser, Fluoride (F2) Excimer Laser, or Extreme ultra-violet (EUV) light.
13. The method for forming the semiconductor structure as claimed in claim 9, wherein the auxiliary comprises a plurality of second linkers, and the second linkers react with the first linkers during the exposure process to form a plurality of chemical bonds between the auxiliary and the inorganic material.
14. The method for forming the semiconductor structure as claimed in claim 9, further comprising:
forming a compound in the resist layer after exposing the portion of the resist layer, wherein the compound has an average molecular weight that is greater than that of one of the metallic cores with the first linkers.
15. The method for forming the semiconductor structure as claimed in claim 9, wherein the metallic cores comprise tin (Sn), indium (In), antimony (Sb) or a combination thereof.
16. The method for forming the semiconductor structure as claimed in claim 9, further comprising:
performing an etching process or an ion implantation process on the material layer by using the patterned bottom layer as a mask.
18. The method for forming the semiconductor structure as claimed in claim 17, further comprising:
performing an etching process or an ion implantation process on the material layer by using the patterned bottom layer as a mask.
19. The method for forming the semiconductor device structure as claimed in claim 17, wherein the auxiliary comprises a photo acid generator (PAG), a quencher (Q), a photo base generator (PBG) or a cross-linker.
20. The method for forming the semiconductor device structure as claimed in claim 17, wherein the metallic cores comprise tin (Sn), indium (In), antimony (Sb) or a combination thereof.

This application is related to the following a commonly assigned patent application: U.S. patent application Ser. No. 16/053,463, filed on Aug. 2, 2018, entitled “Method for forming semiconductor structure”, the entirety of which is incorporated by reference herein. This Application claims the benefit of U.S. Provisional Application No. 62/576,782 filed on Oct. 25, 2017, and entitled “Inorganic resist and method for forming semiconductor device structure using inorganic resist”, the entirety of which is incorporated by reference herein.

Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon. Many integrated circuits are typically manufactured on a single semiconductor wafer, and individual dies on the wafer are singulated by sawing between the integrated circuits along a scribe line. The individual dies are typically packaged separately, in multi-chip modules, for example, or in other types of packaging.

However, these advances have increased the complexity of processing and manufacturing ICs. Since feature sizes continue to decrease, fabrication processes continue to become more difficult to perform. Therefore, it is a challenge to form reliable semiconductor devices at smaller and smaller sizes.

Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It should be noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.

FIGS. 1A-1D show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure.

FIG. 2A shows a diagrammatical view of a chemical structure of the resist layer before performing the exposure process, in accordance with some embodiments.

FIG. 2B shows a diagrammatical view of a chemical structure of the resist layer after performing the exposure process, in accordance with some embodiments.

FIGS. 3A-3D show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure.

FIGS. 4A-4E show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure.

FIGS. 5A-5G show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure.

FIGS. 6A-6H show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure.

FIGS. 7A-7G show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure.

The following disclosure provides many different embodiments, or examples, for implementing different features of the subject matter provided. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.

Some variations of the embodiments are described. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements. It should be understood that additional operations can be provided before, during, and after the method, and some of the operations described can be replaced or eliminated for other embodiments of the method.

The advanced lithography process, method, and materials described in the current disclosure can be used in many applications, including fin-type field effect transistors (FinFETs). For example, the fins may be patterned to produce a relatively close spacing between features, for which the above disclosure is well suited. In addition, spacers used in forming fins of FinFETs can be processed according to the above disclosure.

Embodiments for a semiconductor structure and method for forming the same are provided. FIGS. 1A-1D show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure. The method can be used in many applications, such as fin-type field effect transistor (FinFET) device structure.

Referring to FIG. 1A, a substrate 102 is provided. The substrate 102 may be made of silicon or another semiconductor material. In some embodiments, the substrate 102 is a wafer. Alternatively or additionally, the substrate 102 may include other elementary semiconductor materials such as germanium (Ge). In some embodiments, the substrate 102 is made of a compound semiconductor or alloy semiconductor, such as silicon carbide, gallium arsenic, indium arsenide, or indium phosphide, silicon germanium, silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide. In some embodiments, the substrate 102 includes an epitaxial layer. For example, the substrate 102 has an epitaxial layer overlying a bulk semiconductor.

Some device elements may be formed over the substrate 102. The device elements include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high-voltage transistors, high-frequency transistors, p-channel and/or n channel field effect transistors (PFETs/NFETs), etc.), diodes, and/or other applicable elements. Various processes are performed to form device elements, such as deposition, etching, implantation, photolithography, annealing, and/or other applicable processes.

The substrate 102 may include various doped regions such as p-type wells or n-type wells). Doped regions may be doped with p-type dopants, such as boron or BF2, and/or n-type dopants, such as phosphorus (P) or arsenic (As). In some other embodiments, the doped regions may be formed directly on the substrate 102.

The substrate 102 also includes isolation structures (not shown). The isolation structure is used to define and electrically isolate various devices formed in and/or over the substrate 102. In some embodiments, the isolation structure includes shallow trench isolation (STI) structure, local oxidation of silicon (LOCOS) structure, or another applicable isolation structure. In some embodiments, the isolation structure includes silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), or another suitable material.

Afterwards, a material layer 104 is formed over the substrate 102, and a resist layer 110 is formed over the material layer 104, in accordance with some embodiments of the disclosure. In some embodiments, the material layer 104 or the resist layer 110 is independently formed by a deposition process, such as a spin-on coating process, chemical vapor deposition process (CVD), physical vapor deposition (PVD) process, and/or other suitable deposition processes.

Next, as shown in FIG. 1B, a mask 10 is formed over the resist layer 110, and an exposure process 172 is performed on the resist layer 110 to form an exposed region and an unexposed region, in accordance with some embodiments of the disclosure.

The radiation energy of the exposure process 172 may include a 248 nm beam by Krypton Fluoride (KrF) excimer lasers, a 193 nm beam by Argon Fluoride (ArF) excimer lasers, a 157 nm beam by Fluoride (F2) Excimer Lasers, or Extreme ultra-violet (EUV) light, such as EUV light with wavelength of about 13.5 nm.

After the exposure process 172, a post-exposure-baking (PEB) process is performed. In some embodiments, the PEB process includes using a microwave or an IR lamping heating process. In some embodiments, the PEB process is performed at a temperature in a range from about 70 degrees Celsius to about 250 degrees Celsius. In some embodiments, the PEB process is performed for a period of time in a range from about 20 seconds to about 240 seconds. It should be noted that since the microwave or the IR lamping heating process can provide the heat uniformly, the resist layer 110 is baked at a certain temperature uniformly by using the microwave or the IR lamping heating process. The chemical reaction in the resist layer 110 can react quickly by providing heat uniformly. As a result, the heating time of the baking process may be reduced to be shorter than 30 seconds.

FIG. 2A shows a diagrammatical view of a chemical structure of the resist layer 110 before performing the exposure process 172, in accordance with some embodiments.

In some embodiments, the resist layer 110 includes an inorganic material 12 and an auxiliary 14, and a solvent. The inorganic material 12 and the auxiliary 14 are distributed uniformly in the solvent. The inorganic material 12 includes a number of metallic cores 122 and a number of first linker L1 124 bonded to the metallic cores 122. In some embodiments, the first linker L1 124 is chemically bonded to the metallic cores 122. The chemical bonding of the chemical bonds may be a single bonding or a conjugated bonding. The auxiliary 14 may include the photoacid generator (PAG), the quencher (Q), the cross-linker, the photo base generator (PBG), or combinations thereof. In some embodiments, the weight ratio of the auxiliary 14 to the solvent is in a range from about 0.1 wt % to about 10 wt %. If the weight ratio of the auxiliary 14 to the solvent is smaller than 0.1 wt %, the reaction rate of cross-linking reactions between the inorganic material 12 and the auxiliary 14 may not be increased. If the weight ratio of the auxiliary 14 to the solvent is greater than 10 wt %, other unwanted chemical reactions may occur. For example, if the amount of the auxiliary 14 is too much, the melting point of the inorganic material 12 may be decreased. Once the melting point of the inorganic material 12 is decreased, the heat resistance of inorganic material 12 to the baking temperature will be deceased and the performance of the resist layer 110 will be degraded.

In some embodiments, the metallic cores 122 are made of metal, such as tin (Sn), indium (In), antimony (Sb) or another applicable material. In some embodiments, the first linkers 124 include aliphatic or aromatic group, unbranched or branched, cyclic or noncyclic saturated with 1-9 carbon (C1-C9) unit having hydrogen or oxygen or halogen (such as, alky, alkene, benzene). The first linkers 124 are used to provide the radiation sensitivity in some embodiments. In some embodiments, the first linkers 124 have an hydroxyl group (—OH), the second linkers L2 have an hydroxyl group (—OH), and the two hydroxyl groups react with each other to perform a hydrolysis reaction. In some other embodiments, the first linkers L1 124 have a carbon-carbon double bond (alkenes), or the carbon-carbon triple bonds (alkynes), and the second linkers L2 react with the first linkers L1 124 to perform an addition reaction. In some other embodiments, the first linkers L1 124 have carbonyl (C═O) groups or imine (C═N) groups, and the second linkers L2 react with the first linkers L1 124 to perform an addition reaction.

In some embodiments, the auxiliary 14 include the second linkers L2 and the third linkers L3 which can react with the first linkers 124 on the metallic cores 122. With the help of the auxiliary 14, one of the metallic cores 122 bonds to another metallic core 122 to form a compound 16 which has a size greater than the size of each of the metallic cores 122.

In certain embodiments, the solvent includes propylene glycol methyl ether acetate (PGMEA), propylene glycol monomethyl ether (PGME), 1-ethoxy-2-propanol (PGEE), gamma-butyrolactone (GBL), cyclohexanone (CHN), ethyl lactate (EL), methanol, ethanol, propanol, n-butanol, acetone, dimethylformamide (DMF), isopropyl alcohol (IPA), tetrahydrofuran (THF), methyl isobutyl carbinol (MIBC), n-butyl acetate (nBA), 2-heptanone (MAK), or a combination thereof.

In some embodiments, the photoacid generator (PAG) includes a cation and an anion. In some embodiments, the cation includes formulas (I) or (II). In some embodiments, the anion includes formulas (III), (IV), (V), (VI), (VII), (VIII), (IX), (X), (XI) or (XII).

##STR00001## ##STR00002##

In some embodiments, the quencher (Q) includes formulas (XIII), (XIV), (XV), (XVI), (XVII), (XVIII), (XIX), (XX) or (XXI).

##STR00003##

In some embodiments, the cross-linker includes formulas (XXII), (XXIII), (XXIV), (XXV), (XXVI), (XXVII), (XXVIII), (XXIX), or (XXX).

##STR00004##

In some embodiments, the photo base generator (PBG) includes formulas (XXXI), (XXXII), (XXXIII), (XXXIV), (XXXV), (XXXVI), (XXXVII), (XXXVIII), or (XXXIX), (XL), (XLI) or (XLII).

##STR00005## ##STR00006##

FIG. 2B shows a diagrammatical view of a chemical structure of the resist layer 110 after performing the exposure process 172, in accordance with some embodiments. It should be noted that after the exposure process 172, the auxiliary 14 is used to help the cross-linking reaction between the adjacent metallic cores 122. More specifically, the second linkers L2 and the third linkers L3 of the auxiliary 14 react with the first linkers 124 on the metallic cores 122 to form chemical bonds between the inorganic material 12 and the auxiliary 14. The chemical bonding of the chemical bonds may be a single bonding or a conjugated bonding. More specifically, the chemical bonds are formed between the second linkers L2 of auxiliary 14 and the first linkers L1 124, and between the third linkers L3 of auxiliary 14 and the first linkers L1 124.

During the exposure process 172, the adjacent first linker L1 bonded on different metallic cores 122 may react with each other by performing a cross-linking reaction. The inorganic material 12 having the metallic cores 122 and the first linker L1 124 is used to improve the radiation absorption of the exposure process 172. For example, indium (In) or tin (Sn) based inorganic materials exhibit good absorption of far ultraviolet light at a 193 nm wavelength and extreme ultraviolet light at a 13.5 nm wavelength. Before performing the exposure process 172, there is a distance between the adjacent first linker L1. In order to increase the reaction rate of the cross-linking reaction, the auxiliary 14 is added into the resist layer 110. The auxiliary 14 can shorten the distance between adjacent metallic cores 122, and therefore one of first linkers L1 124 on the first the metallic core 122 can react with one of the first linkers L1 124 on the second metallic core 122 with the help of the second linkers L2 and the third linkers L3 of the auxiliary 14. It should be noted that the cross-linking reaction between the adjacent metallic cores 122 is improved by the addition of the auxiliary 14.

In a comparative embodiment, the resist layer 110 includes the inorganic material 12 and the solvent, but does not include the auxiliary 14 described above. The cross-linking reaction between the adjacent metallic cores 122 in the comparative embodiment has a first reaction rate. In some embodiments, the resist layer 110 includes the inorganic material 12 and the auxiliary 14 described above, and the solvent described above. The cross-linking reaction between the adjacent metallic cores 122 has a second reaction rate. One of the metallic cores 122 is bonded to another metallic core 122 by the addition of the auxiliary 14. The reaction rate of the cross-linking reaction between the adjacent metallic cores 122 is increased by the help of the auxiliary 14. The second reaction rate is greater than the first reaction rate due to the help of the auxiliary 14.

Next, as shown in FIG. 1C, the resist layer 110 is developed by performing a develop process to form a patterned resist layer 110a, in accordance with some embodiments of the disclosure. The compound 16 is formed in the resist layer 110. The compound 16 is formed by reacting the inorganic material 12 and the auxiliary 14. A portion of the metallic cores 122 is reacted with the auxiliary 14, but another portion of the metallic cores 122 is remaining in the resist layer 110.

There are two types of developing processes: a positive tone development (PTD) process and a negative tone development (NTD) process. The PTD process uses a positive tone developer, which generally refers to a developer that selectively dissolves and removes exposed portions of the resist layer. The NTD process uses a negative tone developer, which generally refers to a developer that selectively dissolves and removes unexposed portions of the resist layer 110. In some embodiments, the PTD developers are aqueous base developers, such as tetraalkylammonium hydroxide (TMAH). In some embodiments, the NTD developers are organic-based developers, such as n-butyl acetate (n-BA).

As shown in FIG. 1C, in some embodiments, the negative tone developer (NTD) process is performed, the exposed region of the resist layer 110 remains, and the unexposed region of the resist layer 110 is removed by the developer. The exposed region of the resist layer 110 becomes more hydrophilic after performing the exposure process 172, and therefore organic solvent is used to remove the unexposed region of the resist layer 110. Furthermore, since the compound 16 has a greater average molecular weight than inorganic material, the compound 16 is not easily dissolved in the organic solvent. Therefore, the exposed region of the resist layer 110 remains while the unexposed region of the resist layer 110 is removed.

The exposed region of the resist layer 110 has a number of protruding structures. In some embodiments, there is a first pitch P1 which is a distance between the left sidewall surface of the first protruding structure and the left sidewall surface of the second protruding structure. In some embodiments, the first pitch P1 is in a range from about 10 nm to about 40 nm.

Afterwards, as shown in FIG. 1D, a portion of the material layer 104 is removed by performing an etching process and using the patterned resist layer 110a as a mask. As a result, the patterned material layer 104a is obtained.

The etching process includes a number of etching operations. The etching process may be a dry etching process or a wet etching process. Afterwards, the patterned resist layer 110a is removed. In some embodiments, the patterned resist layer 110a is removed by the wet etching process including a base solution, and the base solution is tetraalkylammonium hydroxide (TMAH). In some other embodiments, the patterned resist layer 110a is removed by the wet etching process including HF solution.

The auxiliary 14 in the resist layer 110 is used to improve the absorption energy of the resist layer 110 during the exposure process 172. With the help of the auxiliary 14, the radiation energy of the exposure process 172 can be reduced to about 3 mJ to about 20 mJ. Furthermore, the line width roughness (LWR) of the resist layer 110 is improved about 3% to about 40%. In addition, the critical dimension uniformity (CDU) is also improved about 3% to about 40%. Therefore, the lithography resolution is improved.

FIGS. 3A-3D show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure. The method can be used in many applications, such as fin-type field effect transistor (FinFET) device structure. Some processes and materials used to form the semiconductor device structure in FIGS. 3A-3D are similar to, or the same as, those used to form the semiconductor device structure FIGS. 1A-1D and are not repeated herein.

As shown in FIG. 3A, a modified layer 109 is formed over the material layer 104, and the resist layer 110 is formed over the modified layer 109. The modified layer 109 includes the auxiliary 14. The auxiliary 14 may include the photoacid generator (PAG), the quencher (Q), the cross-linker or the photo base generator (PBG). The materials of the auxiliary 14 have been described above, and are omitted here for brevity. The resist layer 110 includes the inorganic material 12 and the solvent. The inorganic material 12 is distributed uniformly in the solvent. The inorganic material 12 includes a number of metallic cores 122 and a number of first linkers L1 124 bonded to the metallic cores 122.

The resist layer 110 has a first thickness T1, and the modified layer 109 has a second thickness T2. In some embodiments, the first thickness T1 is greater than the second thickness T2. In some embodiments, a ratio of the first thickness T1 to the second thickness T2 is in a range from about 5% to about 20%.

Afterwards, as shown in FIG. 3B, the mask 10 is formed over the resist layer 110, and the exposure process 172 is performed on the resist layer 110 to form an exposed region and an unexposed region, in accordance with some embodiments of the disclosure.

After the exposure process 172, the second linkers L2 and the third linkers L3 of the auxiliary 14 react with the first linkers L1 124 on the metallic cores 122 to form a number of chemical bonds between the inorganic material 12 and the auxiliary 14. With the help of the auxiliary 14, the chemical reaction between adjacent metallic cores 122 is accelerated. The compound 16 with a greater size than one of the metallic cores 122 is formed in the resist layer 110. More specifically, the compound 16 has an average molecular weight that is greater than that of the metallic core 122 with the first linkers L1 124.

Next, as shown in FIG. 3C, the resist layer 110 and the modified layer 109 are developed by performing a develop process to form a patterned resist layer 110a and a patterned modified layer 109a, in accordance with some embodiments of the disclosure. In some embodiments, the resist layer 110 and the modified layer 109 are simultaneously developed. In some other embodiments, the resist layer 110 is patterned firstly, and the modified layer 109 is patterned later. In some embodiments, the compound 16 is closer to the interface between the modified layer 109 and the resist layer 110 than the inorganic material 12.

In some embodiments, the negative tone developer (NTD) process is performed, the exposed region of the resist layer 110 remains, and the unexposed region of the resist layer 110 is removed by the developer. The exposed region of the resist layer 110 will become more hydrophilic after performing the exposure process 172, and therefore organic solvent is used to remove the unexposed region of the resist layer 110.

Subsequently, as shown in FIG. 3D, a portion of the material layer 104 is removed by performing an etching process and using the patterned resist layer 110a and the patterned modified layer 109a as a mask. As a result, a patterned material layer 104a is formed. Afterwards, the patterned resist layer 110a is removed.

FIGS. 4A-4E show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure. The method can be used in many applications, such as fin-type field effect transistor (FinFET) device structure. Some processes and materials used to form the semiconductor device structure in FIGS. 4A-4E are similar to, or the same as, those used to form the semiconductor device structure FIGS. 1A-1D and are not repeated herein.

As shown in FIG. 4A, a modified layer 109 is formed over the resist layer 110. The modified layer 109 includes the auxiliary 14. The auxiliary 14 may include the photoacid generator (PAG), the quencher (Q), the cross-linker or the photo base generator (PBG). The materials of the auxiliary 14 have been described above, and are omitted here for brevity. The resist layer 110 includes the inorganic material 12 and the solvent. The inorganic material 12 is distributed uniformly in the solvent. The inorganic material 12 includes the metallic cores 122 and the first linkers L1 124 bonded to the metallic cores 122.

Afterwards, as shown in FIG. 4B, the mask 10 is formed over the modified layer 109, and the exposure process 172 is performed on the modified layer 109 and the resist layer 110, in accordance with some embodiments of the disclosure.

After the exposure process 172, the second linkers L2 and the third linkers L3 of the auxiliary 14 in the modified layer 109 react with the first linkers 124 on the metallic cores 122 in the resist layer 110 to form the chemical bonds between the inorganic material 12 and the auxiliary 14.

Afterwards, as shown in FIG. 4C, the modified layer 109 is developed by performing a develop process to form a patterned modified layer 109a, in accordance with some embodiments of the disclosure. In addition, a portion of the resist layer 110 is also removed. In some embodiments, the negative tone developer (NTD) process is performed, the exposed region of the modified layer 109 remains, and the unexposed region of the modified layer 109 is removed by the developer.

Subsequently, as shown in FIG. 4D, the resist layer 110 is developed by performing a develop process to form a patterned resist layer 110a, in accordance with some embodiments of the disclosure. The compound 16 is closer to the interface between the modified layer 109 and the resist layer 110 than the metallic cores 122.

Next, as shown in FIG. 4E, a portion of the material layer 104 is removed by performing an etching process and using the patterned resist layer 110a and the patterned modified layer 109a as a mask. As a result, a patterned material layer 104a is formed. Afterwards, the patterned resist layer 110a and the patterned modified layer 109 are removed.

FIGS. 5A-5G show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure. The method can be used in many applications, such as fin-type field effect transistor (FinFET) device structure. Some processes and materials used to form the semiconductor device structure in FIGS. 5A-5G are similar to, or the same as, those used to form the semiconductor device structure FIGS. 1A-1D and are not repeated herein.

As shown in FIG. 5A, a tri-layer photoresist layer 120 is formed over the material layer 104 over the substrate 102. The tri-layer photoresist layer 120 includes a bottom layer 106, a middle layer 108 and a resist layer 110. The tri-layer photoresist layer 120 is used to pattern the underlying material layer 104 and then is removed.

The bottom layer 106 is formed over the material layer 104. The bottom layer 106 may be a first layer of a tri-layer resist layer 120 (also referred to as tri-layer photoresist). The bottom layer 106 may contain a material that is patternable and/or have an anti-reflection property. In some embodiments, the bottom layer 106 is a bottom anti-reflective coating (BARC) layer. In some embodiments, the bottom layer 106 includes a carbon backbone polymer. In some embodiments, the bottom layer 106 is made of silicon free material. In some other embodiments, the bottom layer 106 includes novolac resin, such as a chemical structure having multiple phenol units bonded together. In some embodiments, the bottom layer 106 is formed by a spin-on coating process, chemical vapor deposition process (CVD), physical vapor deposition (PVD) process, and/or other suitable deposition processes.

Afterwards, the middle layer 108 is formed over the bottom layer 106, and the resist layer 110 is formed over the middle layer 108. In some embodiments, the bottom layer 106, the middle layer 108 and the resist layer (or the top layer) 110 are called tri-layer photoresist layer 120. The middle layer 108 may have a composition that provides an anti-reflective property and/or hard mask property for the photolithography process. In addition, the middle layer 108 is designed to provide etching selectivity from the bottom layer 106 and the resist layer 110. In some embodiments, the middle layer 108 is made of silicon nitride, silicon oxynitride or silicon oxide. In some embodiments, the middle layer 108 includes a silicon-containing inorganic polymer. In some embodiments, the resist layer 110 includes a chemical structure as shown in FIG. 2A.

Next, as shown in FIG. 5B, an exposure process (not shown) is performed on the resist layer 110 to form an exposed region and an unexposed region, in accordance with some embodiments of the disclosure. Afterwards, the resist layer 110 is developed by a developer to form the patterned resist layer 110a. After the exposure process, the compound 16 is formed in the resist layer 110.

Afterwards, as shown in FIG. 5C, a portion of the middle layer 108 is removed by using the patterned resist layer 110a as a mask to form a patterned middle layer 108a, in accordance with some embodiments of the disclosure. As a result, the pattern of the patterned resist layer 110a is transferred to the middle layer 108.

The portion of the middle layer 108 is removed by a dry etching process, a wet etching process or a combination thereof. In some embodiments, the etching process includes a plasma etching process using an etchant having fluorine, such as CF2, CF3, CF4, C2F2, C2F3, C3F4, C4F4, C4F6, C5F6, C6F6, C6F8, or a combination thereof.

Afterwards, as shown in FIG. 5D, the patterned resist layer 110a is removed, in accordance with some embodiments of the disclosure. In some embodiments, the patterned resist layer 110a is removed by a wet etching process or a dry etching process. In some embodiments, the patterned resist layer 110a is removed by the wet etching process including a base solution, and the base solution is tetraalkylammonium hydroxide (TMAH).

Next, as shown in FIG. 5E, a portion of the bottom layer 106 is removed by using the patterned middle layer 108a as a mask to form a patterned bottom layer 106a, in accordance with some embodiments of the disclosure. As a result, the pattern of the patterned middle layer 108a is transferred to the bottom layer 106.

Afterwards, as shown in FIG. 5F, a portion of the material layer 104 is doped by performing an ion implantation process 174 and using the patterned middle layer 108a and the patterned bottom layer 106a as a mask, in accordance with some embodiments of the disclosure. As a result, a doped region 105 is formed in the material layer 104. The doped region 105 may be doped with p-type dopants, such as boron or BF2, and/or n-type dopants, such as phosphorus (P) or arsenic (As). Next, the patterned middle layer 108a and the patterned bottom layer 106a are removed.

FIGS. 6A-6H show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure. The method can be used in many applications, such as fin-type field effect transistor (FinFET) device structure. Some processes and materials used to form the semiconductor device structure in FIGS. 6A-6H are similar to, or the same as, those used to form the semiconductor device structure FIGS. 5A-5G and are not repeated herein.

As shown in FIG. 6A, the tri-layer photoresist layer 120 is formed over the material layer 104. The middle layer 108 includes an auxiliary 14 distributed in the solvent of the middle layer 108. The auxiliary 14 may include the photoacid generator (PAG), the quencher (Q), the cross-linker or the photo base generator (PBG). The resist layer 110 includes an inorganic material 12 and a solvent. The inorganic material 12 are distributed in the solvent. The inorganic material 12 includes the first linker L1 124 bonded to the metallic cores 122.

Next, as shown in FIG. 6B, the mask 10 is formed over the resist layer 110, and the exposure process 172 is performed on the middle layer 108 and the resist layer 110, in accordance with some embodiments of the disclosure.

After the exposure process 172, the second linkers L2 and the third linkers L3 of the auxiliary 14 in the middle layer 108 react with the first linkers 124 on the metallic cores 122 in the resist layer 110 to form the chemical bonds between the inorganic material 12 and the auxiliary 14. With the help of the auxiliary 14, the reaction rate of the chemical reaction between adjacent metallic cores 122 is increased.

Afterwards, as shown in FIG. 6C, the resist layer 110 is developed by performing a develop process to form the patterned resist layer 110a, in accordance with some embodiments of the disclosure. The compound 16 is formed in the resist layer 110. The compound 16 is formed by reacting the inorganic material 12 and the auxiliary 14.

Afterwards, as shown in FIG. 6D, a portion of the middle layer 108 is removed by using the patterned resist layer 110a as a mask to form a patterned middle layer 108a, in accordance with some embodiments of the disclosure. As a result, the pattern of the patterned resist layer 110a is transferred to the middle layer 108.

Afterwards, as shown in FIG. 6E-6H, the substrate 102 continues to perform the fabricating processes similar to the fabricating processes as shown in FIGS. 5D-5G.

FIGS. 7A-7G show cross-sectional representations of various stages of forming a semiconductor structure, in accordance with some embodiments of the disclosure. The method can be used in many applications, such as fin-type field effect transistor (FinFET) device structure. Some processes and materials used to form the semiconductor device structure in FIGS. 7A-7G are similar to, or the same as, those used to form the semiconductor device structure FIGS. 5A-5G and are not repeated herein.

As shown in FIG. 7A, the modified layer 109 is formed over the tri-layer photoresist layer 120, in accordance with some embodiments of the disclosure.

Next, as shown in FIG. 7B, an exposure process (not shown) is performed on the modified layer 109 and the resist layer 110, in accordance with some embodiments of the disclosure. Afterwards, the modified layer 109 and the resist layer 110 are sequentially developed by two developers to form the patterned modified layer 109a and the patterned resist layer 110a.

Afterwards, as shown in FIG. 7C, a portion of the middle layer 108 is removed by using the patterned resist layer 110a and the patterned modified layer 109a as a mask to form a patterned middle layer 108a, in accordance with some embodiments of the disclosure. As a result, the pattern of the patterned resist layer 110a is transferred to the middle layer 108.

Afterwards, as shown in FIG. 7D-7G, the substrate 102 continues to perform the fabricating processes similar to the fabricating processes as shown in FIGS. 5D-5G.

Embodiments for forming a semiconductor device structure are provided. A material layer is formed over a substrate, and a resist layer is formed over the material layer. The resist layer includes an inorganic material and an auxiliary, the inorganic material includes a number of metallic cores and a number of first linkers bonded to the metallic cores. The auxiliary includes the second linkers L2 and the third linkers L3. After performing the exposure process on the resist layer, the second linkers L2 and the third linkers L3 of the auxiliary react with the first linkers L1 of the inorganic materials to form a compound which has a size greater than the size of each of the metallic core. The auxiliary can accelerate the cross-linking reactions between the first linkers L1, the second linkers L2 and the third linkers L3. The radiation energy of the exposure process is reduced due to the addition of the auxiliary in the resist layer. Furthermore, the line width roughness (LWR) of the resist layer is improved. Therefore, the line critical dimension uniformity (LCDU) of the semiconductor structure is improved.

In some embodiments, a method for forming a semiconductor structure is provided. The method includes forming a material layer over a substrate and forming a resist layer over the material layer. The resist layer includes an inorganic material and an auxiliary, and the inorganic material includes a plurality of metallic cores, and a plurality of first linkers bonded to the metallic cores. The method also includes exposing a portion of the resist layer by performing an exposure process, and the auxiliary reacts with the first linkers during the exposure process. The method further includes etching a portion of the resist layer to form a patterned resist layer and patterning the material layer by using the patterned resist layer as a mask. The method also includes removing the patterned resist layer.

In some embodiments, a method for forming a semiconductor structure is provided. The method includes forming a material layer over a substrate and forming a bottom layer over the material layer. The method also includes forming a middle layer over the bottom layer and forming a resist layer over the middle layer. The resist layer includes an inorganic material having a plurality of metallic cores and a plurality of first linkers bonded to the metallic cores. The method further includes forming a modified layer below or above the resist layer, and the modified layer includes an auxiliary. The method also includes exposing a portion of the resist layer to by performing an exposure process, and the auxiliary reacts with the first linkers during the exposure process. The method includes developing the resist layer to form a patterned resist layer and developing the modified layer to form a patterned modified layer. The method also includes patterning the middle layer by using the patterned resist layer as a mask to form a patterned middle layer and removing the patterned resist layer and the patterned modified layer. The method further includes patterning the bottom layer by using the patterned middle layer as a mask to form a patterned bottom layer.

In some embodiments, a method for forming a semiconductor structure is provided. The method includes forming a material layer over a substrate and forming a bottom layer over the material layer. The method also includes forming a middle layer over the bottom layer and forming a resist layer over the middle layer. The resist layer includes an inorganic material and an auxiliary, the inorganic material includes a plurality of first linkers bonded to a plurality of metallic cores, and the auxiliary includes a plurality of second linkers. The method includes exposing a portion of the resist layer by performing an exposure process, and the second linkers react with the first linkers during the exposure process. The method also includes etching a portion of the resist layer to form a patterned resist layer and removing a portion of the middle layer by using the patterned resist layer as a mask to form a patterned middle layer. The method also includes removing a portion of the bottom layer by using the patterned middle layer as a mask to form a patterned bottom layer.

The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Chang, Ching-Yu, Lin, Chin-Hsiang, Zi, An-Ren

Patent Priority Assignee Title
10990013, Sep 22 2017 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Method for forming semiconductor structure
Patent Priority Assignee Title
8764995, Aug 17 2010 Taiwan Semiconductor Manufacturing Company, Ltd. Extreme ultraviolet light (EUV) photomasks, and fabrication methods thereof
8796666, Apr 26 2013 Taiwan Semiconductor Manufacturing Company, Ltd. MOS devices with strain buffer layer and methods of forming the same
8828625, Aug 06 2012 Taiwan Semiconductor Manufacturing Company, Ltd. Extreme ultraviolet lithography mask and multilayer deposition method for fabricating same
8841047, Apr 02 2012 Taiwan Semiconductor Manufacturing Company, Ltd Extreme ultraviolet lithography process and mask
8877409, Apr 20 2012 Taiwan Semiconductor Manufacturing Company, Ltd Reflective mask and method of making same
9093530, Dec 28 2012 Taiwan Semiconductor Manufacturing Company, Ltd. Fin structure of FinFET
9184054, Apr 25 2014 Taiwan Semiconductor Manufacturing Company, Ltd Method for integrated circuit patterning
9256123, Apr 23 2014 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Method of making an extreme ultraviolet pellicle
9529268, Apr 03 2014 Taiwan Semiconductor Manufacturing Company, Ltd. Systems and methods for improving pattern transfer
9548303, Mar 13 2014 TAIWAN SEMICONDUCTOR MANUFACTUING COMPANY, LTD; Taiwan Semiconductor Manufacturing Company, Ltd FinFET devices with unique fin shape and the fabrication thereof
20110008968,
20130101812,
20140011133,
20150241776,
20160238933,
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 28 2018Taiwan Semiconductor Manufacturing Co., Ltd.(assignment on the face of the patent)
Jun 28 2018ZI, AN-RENTAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0463030958 pdf
Jun 28 2018LIN, CHIN-HSIANGTAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0463030958 pdf
Jun 28 2018CHANG, CHING-YUTAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0463030958 pdf
Date Maintenance Fee Events
Jun 28 2018BIG: Entity status set to Undiscounted (note the period is included in the code).
Jan 25 2024M1551: Payment of Maintenance Fee, 4th Year, Large Entity.


Date Maintenance Schedule
Aug 11 20234 years fee payment window open
Feb 11 20246 months grace period start (w surcharge)
Aug 11 2024patent expiry (for year 4)
Aug 11 20262 years to revive unintentionally abandoned end. (for year 4)
Aug 11 20278 years fee payment window open
Feb 11 20286 months grace period start (w surcharge)
Aug 11 2028patent expiry (for year 8)
Aug 11 20302 years to revive unintentionally abandoned end. (for year 8)
Aug 11 203112 years fee payment window open
Feb 11 20326 months grace period start (w surcharge)
Aug 11 2032patent expiry (for year 12)
Aug 11 20342 years to revive unintentionally abandoned end. (for year 12)