According to one embodiment, a semiconductor device includes a semiconductor element having a substrate with at least two bending portions formed on a first side surface thereof. The two bending portions are displaced from each other in a first direction that is perpendicular to the first side surface of the substrate and parallel to a front surface of the substrate and in a second direction parallel to the front surface of the substrate and perpendicular to a top surface of the substrate. A rearmost portion of the first side surface is substantially perpendicular to the front surface.
|
1. A semiconductor device, comprising:
a semiconductor element including a semiconductor substrate having a front surface, a back surface parallel to the front surface, and a first side surface extending between the front surface and the back surface,
wherein the first side surface includes a first portion connected to the front surface and extending in a first direction that is perpendicular to the front surface, a first bending portion connected to the first portion, an inclined portion connected to the first bending portion, a second bending portion connected to the inclined portion, a second portion connected to the second bending portion and extending in the first direction from the back surface so as to be perpendicular to the back surface and connected to the back surface, the first and second bending portions being displaced from each other in the first direction and a second direction that is parallel to the front surface.
11. A semiconductor device, comprising:
a semiconductor element substrate having a first surface in a first plane, a second surface in a second plane parallel to the first surface, and a first side surface extending between the first and second planes and connecting the first surface and the second surface, wherein
the first side surface has:
a first portion meeting the first surface, the first portion extending in a third plane that is orthogonal to the first and second planes,
a first angled portion meeting the first portion at a first transition portion, the first angled portion extending in a fourth plane that crosses the third plane and the first and second planes, and
a second portion meeting the first angled portion at a second transition portion, the second portion extending in a fifth plane that is parallel to the third plane, the second portion being offset from the first portion in a first direction that is parallel to the first plane and meeting the second surface.
2. The semiconductor device according to
3. The semiconductor device according to
4. The semiconductor device according to
5. The semiconductor device according to
6. The semiconductor device according to
7. The semiconductor device according to
8. The semiconductor device according to
9. The semiconductor device according to
10. The semiconductor device according to
12. The semiconductor device according to
13. The semiconductor device according to
a semiconductor element on the first surface of the semiconductor element substrate.
14. The semiconductor device according to
15. The semiconductor device according to
16. The semiconductor device according to
17. The semiconductor device according to
18. The semiconductor device according to
|
This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2017-055128, filed Mar. 21, 2017, the entire contents of which are incorporated herein by reference.
An embodiment of the present disclosure relates to a semiconductor device and a method of manufacturing the same.
A semiconductor device is formed by focusing a laser inside a wafer along the outer shape of a semiconductor element and then dividing and fragmenting the wafer into a plurality of semiconductor elements. Then, a sealing material is provided on each semiconductor element so as to tightly fix the semiconductor element and the sealing material for forming a semiconductor device. In such a semiconductor device, it is desirable to increase the strength of the semiconductor element while increasing the adhesion between the semiconductor element and the sealing material.
Embodiments provide a semiconductor device with improved adhesion and strength, and a method of manufacturing the same.
In general, according to one embodiment, a semiconductor device includes a semiconductor element having a substrate with at least two bending portions formed on a first side surface thereof. The two bending portions are displaced from each other in a first direction that is perpendicular to the first side surface of the substrate and parallel to a front surface of the substrate and in a second direction parallel to the front surface of the substrate and perpendicular to a top surface of the substrate. A rearmost portion of the first side surface is substantially perpendicular to the front surface.
Each embodiment of the present disclosure will be described below with reference to the accompanying drawings. It is noted that the drawings are schematic or conceptual, and relationship between the thickness and width of each portion, and the size ratio between portions do not always reflect the actual dimensions. Further, even if the same portions are shown, respective dimensions and ratios may be differently shown in some drawings. It is noted that, in the specification and respective drawings, the same reference numerals are assigned to the same elements as those already described with reference to previous drawings, and detailed description thereof may be omitted as appropriate.
As shown in
It is desirable that each step formed by each bending point 3c is formed such that the width in the vertical direction is 32 micrometers or more and 80 micrometers or less, and the width in the horizontal direction is 4 micrometers or more and 30 micrometers or less, for example. This makes it possible to improve adhesion of the semiconductor element 2 to a sealing material when the sealing material containing a resin or the like is formed on the semiconductor element 2.
As shown in
Here, a rough surface refers to a surface having a residual stress in a predetermined range, for example, −300 MPa or less, or 300 MPa or more. That is, the rough surface is formed when forming modified layers, explained herein with reference to
It is desirable that the rough and smooth surfaces are formed such that the roughness (Rz) of the rough surface is 1 micrometer or more and 10 micrometers or less, and the roughness (Rz) of the smooth surface is 0.01 micrometer or more and 0.5 micrometers or less. This makes it possible to increase the strength of the semiconductor element 2 and improve the adhesion between the semiconductor element 2 and the sealing material.
Modifications of the present embodiment will be described below.
As shown in
Next, a second modification of the embodiment will be described. As shown in
Next, a third modification of the embodiment will be described. As shown in
Hereinafter, a method of manufacturing the semiconductor device 1 according to the embodiment will be described. FIG. is a flowchart showing a method of manufacturing the semiconductor device 1. In the method of manufacturing the semiconductor device 1 according to the embodiment, dicing is performed along a dicing line on the wafer 3 to fragment the wafer 3 into a plurality of semiconductor elements 2. First, as an example of a dicing technique of fragmenting the wafer 3 into a plurality of semiconductor elements 2, a stealth dicing technique will be briefly described.
As shown in
Next, the rear surface of the wafer is ground with a grinding wheel to thin it (S130). When it is thinly ground, the half cut portion is exposed, and the semiconductor device 1 is fragmented.
Next, a tape is bonded to the rear surface of the wafer 3 with an adhesive, and the periphery of the wafer 3 is fixed with a support (S140). Here, the adhesive is, for example, DAF (Die Attach Film). The tape is formed out of, for example, a base material and a pressure-sensitive adhesive. The support is, for example, a ring that fixes the periphery of the wafer 3.
Next, the tape and the wafer 3 are pushed up from the bottom with a pressing body (S150). As a result, the distance between the chips is increased to divide the adhesive portion. Here, the pressing body is, for example, an expansion ring. The dicing process shown in S110 to S150 as described above causes fragmentation of the wafer 3 into a plurality of semiconductor elements 2.
Hereinafter, a process of forming a step by forming a bending point 3c on the wafer 3 of the semiconductor element 2 in the dicing process will be described.
As shown in
The modified layers 10A are formed near a front surface of the wafer 3 in the vertical direction (Z direction as depicted), as compared with the modified layers 10B. The modified layers 10A form a path P1 in the traveling direction of the beam head 20.
The modified layers 10B are formed near a rear surface of the wafer 3 in the vertical direction, as compared with the modified layers 10A. Further, the modified layers 10B are displaced from the modified layers 10A by a predetermined interval in a direction (for example, the Y direction) intersecting the traveling direction of the beam head 20. The modified layers 10B form a path P2 in the traveling direction of the beam head 20. The traveling direction of the beam head 20 is the direction in which the paths P1 and P2 are formed.
For example, the path P1 and the path P2 (that is, the modified layers 10A and the modified layers 10B) are formed so as not to overlap each other when viewed from the vertical direction. For example, the vertical interval between the paths P1 and P2 (depicted as D) is about 4 micrometers. For example, the interval between the modified layers 10A of the path P1 and the interval depicted as Pi between the modified layers 10B of the path P2 are about 1 micrometer.
In this way, in the process of forming the modified layers in the dicing process (S120 in
Hereinafter, effects of the embodiment will be described.
In the embodiment, bending points 3c are provided on the wafer 3 of the semiconductor element 2. Thereby, steps are formed on the wafer 3, and surfaces 3f1 substantially perpendicular to the X-Y plane and an inclined surface 3f2 are formed. Therefore, by making a part of the surface 3f1 and a part of the inclined surface 3f2 near the bending point 3c rough, when a sealing material is formed on the semiconductor element 2, the adhesion between the semiconductor element 2 and the sealing material can be improved. On the other hand, in the wafer 3, a smooth surface is formed in the portion excluding the rough surface, thus, the decrease in the strength of the semiconductor element 2 is suppressed. Further, as shown in the modifications of
In addition, in the embodiment, as shown in
Furthermore, in the embodiment, as shown in
According to the embodiments, it is possible to provide a semiconductor device with improved adhesion and strength, and a method of manufacturing the same.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Fujita, Tsutomu, Ono, Takanobu, Minaminaka, Makoto
Patent | Priority | Assignee | Title |
11784050, | Apr 27 2021 | Micron Technology, Inc. | Method of fabricating microelectronic devices and related microelectronic devices, tools, and apparatus |
Patent | Priority | Assignee | Title |
8815705, | Mar 03 2009 | TOYODA GOSEI CO , LTD | Laser machining method and method for manufacturing compound semiconductor light-emitting element |
9566791, | Feb 25 2015 | Canon Kabushiki Kaisha | Method for manufacturing semiconductor chip |
20140009898, | |||
20160158880, | |||
20160276535, | |||
JP2006140356, | |||
JP2016157872, | |||
TW201304107, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 04 2017 | TOSHIBA MEMORY CORPORATION | (assignment on the face of the patent) | / | |||
Oct 05 2017 | FUJITA, TSUTOMU | TOSHIBA MEMORY CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044119 | /0980 | |
Oct 05 2017 | ONO, TAKANOBU | TOSHIBA MEMORY CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044119 | /0980 | |
Oct 05 2017 | MINAMINAKA, MAKOTO | TOSHIBA MEMORY CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044119 | /0980 | |
Aug 01 2018 | TOSHIBA MEMORY CORPORATION | K K PANGEA | MERGER SEE DOCUMENT FOR DETAILS | 055659 | /0471 | |
Aug 01 2018 | K K PANGEA | TOSHIBA MEMORY CORPORATION | CHANGE OF NAME AND ADDRESS | 055669 | /0401 | |
Oct 01 2019 | TOSHIBA MEMORY CORPORATION | Kioxia Corporation | CHANGE OF NAME AND ADDRESS | 055669 | /0001 |
Date | Maintenance Fee Events |
Sep 04 2017 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Jan 31 2024 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 11 2023 | 4 years fee payment window open |
Feb 11 2024 | 6 months grace period start (w surcharge) |
Aug 11 2024 | patent expiry (for year 4) |
Aug 11 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 11 2027 | 8 years fee payment window open |
Feb 11 2028 | 6 months grace period start (w surcharge) |
Aug 11 2028 | patent expiry (for year 8) |
Aug 11 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 11 2031 | 12 years fee payment window open |
Feb 11 2032 | 6 months grace period start (w surcharge) |
Aug 11 2032 | patent expiry (for year 12) |
Aug 11 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |