A display device includes a display panel including data lines, a data driver outputting a data voltage to be supplied to the data lines to a source line, and a multiplexer distributing the data voltage received from the source line to the data lines in response to an enable signal received through an enable signal line. The multiplexer includes a plurality of switching elements each including a drain electrode connected to the source line, a source electrode connected to the data line, and a gate electrode supplied with the enable signal. The enable signal is transferred from the enable signal line to the gate electrode via an enable signal pattern. The enable signal pattern is disposed on a metal layer different from the switching elements with an insulating layer interposed between them in a formation area of the switching elements.
|
1. A display device, comprising:
a display panel including data lines;
a data driver configured to output a data voltage to be supplied to the data lines to a source line;
a plurality of multiplexers configured to distribute the data voltage received from the source line to the data lines in response to an enable signal received;
an enable signal line configured to receive the enable signal; and
an enable signal pattern separated from the enable signal line with an insulating layer interposed therebetween,
wherein each multiplexer includes a first and a second switching element each including a common drain electrode connected to the source line, a source electrode connected to the data line, and a gate electrode connected to the enable signal pattern,
wherein the first and second switching elements are adjacent to each other,
wherein the common drain electrode between a gate electrode of the first switching element and a gate electrode of the second switching element is shared by the first and second switching elements,
wherein the enable signal pattern is connected to the gate electrode through a first contact hole penetrating the insulating layer, and is connected to the enable signal line through a second contact hole penetrating the insulating layer, and
wherein the enable signal pattern includes a metal layer that is in parallel with the enable signal line and is disposed under the electrodes of the first and second switching elements with the insulating layer interposed therebetween.
2. The display device of
3. The display device of
4. The display device of
wherein each of the plurality of source lines is in parallel with the common drain electrode, the source electrode, and the gate electrode.
5. The display device of
wherein source lines of the second and third switching elements are disposed between the gate electrode of the second switching element and a gate electrode of the third switching element.
6. The display device of
7. The display device of
a buffer layer disposed on a substrate and configured to cover the enable signal pattern;
a gate insulating layer disposed on the buffer layer; and
an interlayer dielectric layer disposed on the gate insulating layer, and configured to cover the gate electrodes of the switching elements,
wherein the common drain electrode and the source electrodes of the switching elements are disposed on the interlayer dielectric layer.
8. The display device of
9. The display device of
10. The display device of
wherein the multiplexers are disposed between the display panel and the data driver in a step shape along the curved or circular outer boundary of the display panel.
|
This application is a continuation application of U.S. patent application Ser. No. 15/363,170 filed on Nov. 29, 2016, which claims the benefit of Korea Patent Application No. 10-2015-0169475 filed on Nov. 30, 2015, all of which are hereby incorporated herein by reference for all purposes as if fully set forth herein.
The present disclosure relates to a display device.
Examples of a flat panel display include a liquid crystal display (LCD), a field emission display (FED), a plasma display panel (PDP), and an organic light emitting diode (OLED) display. In the flat panel display, data lines and gate lines are arranged to intersect each other, and each intersection of the data lines and the gate lines is defined as pixel. The plurality of pixels are formed on a display panel of the flat panel display in a matrix. The flat panel display supplies a video data voltage to the data lines and sequentially supplies a gate pulse to the gate lines, thereby driving the pixels. The flat panel display supplies the video data voltage to the pixels of a display line, to which the gate pulse is supplied, and sequentially scans all of the display lines in response to the gate pulse, thereby displaying video data.
The data voltage supplied to the data line is generated in a data driver and is provided for the data line. The data voltage output from each channel of the data driver is generally supplied to each data line. In order to recently simplify a circuit configuration of the data driver, the data voltage output through one channel of the data driver is distributed to the plurality of data lines using a multiplexer.
The multiplexer includes a plurality of switching elements, each of which may be implemented as a transistor. An enable signal controlling each switching element is applied via an enable line. The multiplexer is disposed between the data driver and a display portion of the display panel, in which the pixels are disposed. As a result, the multiplexer leads to an increase in size of a bezel.
Accordingly, the present invention is directed to a display device that substantially obviates one or more of the problems due to limitations and disadvantages of the related art.
Additional features and advantages of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
To achieve these and other advantages and in accordance with the purpose of the present invention, as embodied and broadly described, a display device comprises a display panel including data lines, a data driver configured to output a data voltage to be supplied to the data lines to a source line, and a multiplexer configured to distribute the data voltage received from the source line to the data lines in response to an enable signal received through an enable signal line, the multiplexer including a plurality of switching elements each including a drain electrode connected to the source line, a source electrode connected to the data line, and a gate electrode supplied with the enable signal, wherein the enable signal is transferred from the enable signal line to the gate electrode via an enable signal pattern, wherein the enable signal pattern is disposed on a metal layer different from the switching elements with an insulating layer interposed between them in a formation area of the switching elements.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:
and
Reference will now be made in detail to embodiments of the present disclosure, examples of which are illustrated in the accompanying drawings. In the following description, when a detailed description of well-known functions or configurations related to this document is determined to unnecessarily cloud a gist of the invention, the detailed description thereof will be omitted. The progression of processing steps and/or operations described is an example; however, the sequence of steps and/or operations is not limited to that set forth herein and may be changed as is known in the art, with the exception of steps and/or operations necessarily occurring in a certain order. Like reference numerals designate like elements throughout.
Referring to
The display panel 100 includes a display area 100A, in which pixels P are formed, and a non-display area 100B, positioned outside the display area 100A, in which various signal lines, pads, etc. are formed. The display area 100A includes the plurality of pixels P and displays an image based on a gray level represented by each pixel P. The pixels P are arranged on each horizontal line in a matrix. Each pixel P is formed at an intersection of a data line DL and a gate line GL intersecting each other. The gate line GL includes first to mth gate lines GL1 to GLm, where m is a natural number. Each pixel P includes a pixel circuit PC that operates in response to a data signal DATA synchronized with a scan signal supplied through a pixel switching element SW connected to the data line DL and the gate line GL. The pixel circuit PC and the pixel switching element SW may be implemented in different types depending on types of the display panel 100.
A multiplexer 150 is disposed in the non-display area 100B between the data driver 400 and the display area 100A and distributes a data voltage received from a source line SL to the plurality of data lines DL. A structure and an operation of the multiplexer 150 are described later.
The timing controller 200 receives digital video data RGB and timing signals, such as a vertical sync signal Vsync, a horizontal sync signal Hsync, a data enable signal DE, and a main clock CLK, from an external host. The timing controller 200 transmits the digital video data RGB to the data drivers 400. The timing controller 200 generates a source timing enable signal for controlling operation timing of the data driver 400 and a gate timing enable signal for controlling operation timing of a level shifter and a shift register of the gate driver 300 using the timing signals Vsync, Hsync, DE, and CLK. The timing controller 200 supplies an enable signal for controlling the multiplexer 150 to the multiplexer 150. The enable signal may be generated by not the timing controller 200 but a separate configuration.
The gate driver 300 outputs a gate pulse Gout in response to the gate timing enable signal. The gate timing enable signal includes a gate start pulse GSP, a gate shift clock GSC, and a gate output enable signal GOE. The gate start pulse GSP indicates a start gate line, on which the gate driver 300 outputs a first gate pulse Gout. The gate shift clock GSC is a clock for shifting the gate start pulse GSP. The gate output enable signal GOE sets an output period of the gate pulse Gout.
As shown in
The multiplexer 150 distributes the data voltage, which the data driver 400 outputs to the source line SL, to the plurality of data lines DL. Hereinafter, example embodiments are described based on an example where the six data lines DL are connected to one source line SL.
Referring to
Each of the first to third enable signals ME1 to ME3 is output during 1/6 horizontal period, so as to scan six data lines during one horizontal period 1H. In the same manner as the first to third enable signals ME1 to ME3, each of the fourth to sixth enable signals ME4 to ME6 is output during 1/6 horizontal period.
The first switching element M1 supplies the data voltage received via a first source line SL1 to a first data line DL1 in response to the first enable signal ME1. The second switching element M2 supplies the data voltage received via the first source line SL1 to a second data line DL2 in response to the second enable signal ME2. The third switching element M3 supplies the data voltage received via the first source line SL1 to a third data line DL3 in response to the third enable signal ME3. The fourth switching element M4 supplies the data voltage received via the first source line SL1 to a fourth data line DL4 in response to the fourth enable signal ME4. The fifth switching element M5 supplies the data voltage received via the first source line SL1 to a fifth data line DL5 in response to the fifth enable signal ME5. The sixth switching element M6 supplies the data voltage received via the first source line SL1 to a sixth data line DL6 in response to the sixth enable signal ME6.
Referring to
The first source line SL1 is branched into a 1-2 drain electrode DE1_2, a 3-4 drain electrode DE3_4, and a 5-6 drain electrode DE5_6. The 1-2 drain electrode DE1_2 is shared with the first and second switching elements M1 and M2, the 3-4 drain electrode DE3_4 is shared with the third and fourth switching elements M3 and M4, and the 5-6 drain electrode DE5_6 is shared with the fifth and sixth switching elements M5 and M6.
The first switching element M1 includes the 1-2 drain electrode DE1_2, a first source electrode SE1, and a first gate electrode GE1. The second switching element M2 includes the 1-2 drain electrode DE1_2, a second source electrode SE2, and a second gate electrode GE2. The first and second gate electrodes GE1 and GE2 are respectively disposed on both sides of the 1-2 drain electrode DE1_2. The first source electrode SE1 is disposed adjacent to the 1-2 drain electrode DE1_2 with the first gate electrode GE1 interposed between them. The second source electrode SE2 is disposed adjacent to the 1-2 drain electrode DE1_2 with the second gate electrode GE2 interposed between them.
The first switching element M1 supplies the data voltage applied to the 1-2 drain electrode DE1_2 to the first data line DL1 through the first source electrode SE1 in response to the first enable signal ME1 applied to the first gate electrode GE1. The first enable signal ME1 is applied to the first gate electrode GE1 via a first enable signal line ML1 and a first enable signal pattern MP1.
The second switching element M2 supplies the data voltage applied to the 1-2 drain electrode DE1_2 to the second data line DL2 through the second source electrode SE2 in response to the second enable signal ME2 applied to the second gate electrode GE2. The second enable signal ME2 is applied to the second gate electrode GE2 via a second enable signal line ML2 and a second enable signal pattern MP2.
The third switching element M3 includes the 3-4 drain electrode DE3_4, a third source electrode SE3, and a third gate electrode GE3. The fourth switching element M4 includes the 3-4 drain electrode DE3_4, a fourth source electrode SE4, and a fourth gate electrode GE4. The third and fourth gate electrodes GE3 and GE4 are respectively disposed on both sides of the 3-4 drain electrode DE3_4. The third source electrode SE3 is disposed adjacent to the 3-4 drain electrode DE3_4 with the third gate electrode GE3 interposed between them. The fourth source electrode SE4 is disposed adjacent to the 3-4 drain electrode DE3_4 with the fourth gate electrode GE4 interposed between them.
The third switching element M3 supplies the data voltage applied to the 3-4 drain electrode DE3_4 to the third data line DL3 through the third source electrode SE3 in response to the third enable signal ME3 applied to the third gate electrode GE3. The third enable signal ME3 is applied to the third gate electrode GE3 via a third enable signal line ML3 and a third enable signal pattern MP3.
The fourth switching element M4 supplies the data voltage applied to the 3-4 drain electrode DE3_4 to the fourth data line DL4 through the fourth source electrode SE4 in response to the fourth enable signal ME4 applied to the fourth gate electrode GE4. The fourth enable signal ME4 is applied to the fourth gate electrode GE4 via a fourth enable signal line ML4 and a fourth enable signal pattern MP4.
The fifth switching element M5 includes the 5-6 drain electrode DE5_6, a fifth source electrode SE5, and a fifth gate electrode GE5. The sixth switching element M6 includes the 5-6 drain electrode DE5_6, a sixth source electrode SE6, and a sixth gate electrode GE6. The fifth and sixth gate electrodes GE5 and GE6 are respectively disposed on both sides of the 5-6 drain electrode DE5_6. The fifth source electrode SE5 is disposed adjacent to the 5-6 drain electrode DE5_5 with the fifth gate electrode GE5 interposed between them. The sixth source electrode SE6 is disposed adjacent to the 5-6 drain electrode DE5_6 with the sixth gate electrode GE6 interposed between them.
The fifth switching element M5 supplies the data voltage applied to the 5-6 drain electrode DE5_6 to the fifth data line DL5 through the fifth source electrode SE5 in response to the fifth enable signal ME5 applied to the fifth gate electrode GE5. The fifth enable signal ME5 is applied to the fifth gate electrode GE5 via a fifth enable signal line ML5 and a fifth enable signal pattern MP5.
The sixth switching element M6 supplies the data voltage applied to the 5-6 drain electrode DE5_6 to the sixth data line DL6 through the sixth source electrode SE6 in response to the sixth enable signal ME6 applied to the sixth gate electrode GE6. The sixth enable signal ME6 is applied to the sixth gate electrode GE6 via a sixth enable signal line ML6 and a sixth enable signal pattern MP6.
The first to sixth enable signal patterns MP1 to MP6 are disposed in an area overlapping the first to sixth switching elements M1 to M6. The first to sixth enable signal patterns MP1 to MP6 may be formed in the same area of the plane by patterning a metal layer different from the first to sixth switching elements M1 to M6.
Each of the first to sixth enable signal patterns MP1 to MP6 are connected to the gate electrode and the enable signal line through a contact hole. For example, the second enable signal pattern MP2 is connected to the second gate electrode GE2 through a first contact hole CNT1. Further, the second enable signal pattern MP2 is connected to the second enable signal line ML2 through a second contact hole CNT2.
A cross-sectional structure of the switching elements is described below with reference to
An enable signal pattern MP is patterned on a substrate SUB using a metal layer. A buffer layer BUF may be formed to cover the enable signal pattern MP. A semiconductor active layer ACT is disposed on the buffer layer BUF, and a gate insulating layer GI is formed cover the buffer layer BUF. The semiconductor active layer ACT may be formed to cover an area, in which a gate electrode GE, a source electrode SE, and a drain electrode DE will be disposed. The semiconductor active layer ACT does not overlap the enable signal pattern MP on the plane.
The gate electrode GE is disposed on the gate insulating layer GI. Before forming the gate electrodes GE, the buffer layer BUF and the gate insulating layer GI are etched so that the enable signal pattern MP is exposed in a contact area. As the gate electrode GE is formed in a state where the enable signal pattern MP is exposed in the contact area, the gate electrode GE and the enable signal pattern MP are connected to each other through a first contact hole CNT1. An interlayer dielectric layer ILD is formed to cover the gate electrode GE. The drain electrode DE, the source electrode SE, and an enable signal line ML are disposed on the interlayer dielectric layer ILD. The enable signal line ML is connected to the enable signal pattern MP through a second contact hole CNT2.
As described above, the multiplexer 150 according to the embodiment disposes the enable signal pattern MP connected to the gate electrode GE of the switching element M in a formation area of the switching element M on the plane. As a result, an area of the enable signal line for applying the enable signal may decreases.
The multiplexer 150 according to the embodiment is described below with reference to a comparative example shown in
On the other hand, in the multiplexer 150 according to the example embodiment, the first to sixth enable signal patterns MP1 to MP6 respectively connected to the first to sixth enable signal lines ML1 to ML6 are disposed to overlap the first to sixth switching elements M1 to M6 on the plane. Therefore, the entire size of the multiplexer 150 according to the example embodiment can decrease. As a result, the size of a bezel, in which the multiplexer 150 is disposed, can decrease.
The example embodiment may be advantageously applied to a portable display device. In particular, the example embodiment may be applied to a circular display panel used in a wearable display device, etc. and thus may be advantageous in a reduction in the size of the circular display device.
Referring to
The free-form display panel 110 includes the display area 100A, in which data lines DL, scan lines GL intersecting the data lines DL, pixels defined by the data lines DL and the scan lines GL in a matrix are disposed. The free-form display panel 110 at least includes a curved portion. The free-form display panel 110 includes the display area 100A and a bezel area BZ. The display area 100A includes a pixel array of the free-form display panel 110, and data of an input image is displayed on the display area 100A.
The bezel area BZ is disposed outside the display area 100A. The bezel area BZ includes a multiplexer 150, source lines SL, a high potential line unit 112, a reference voltage line unit 113, a low potential line unit 114, and a gate driver 300.
The gate driver 300 includes a shift register. The shift register includes cascade-connected stages, and each stage outputs a gate pulse supplied to a gate line. The gate driver 300 may be disposed in the bezel area BZ and may be disposed along a curved line of the display area 100A while being spaced apart from the display area 100A by a predetermined distance.
A data driver 400 generates a data voltage to be supplied to the pixels and outputs the data voltage to the source lines SL. The source lines SL are connected to the data driver 400 and are disposed to surround the outside of the display area 100A. When the number of data lines is ‘6m’, where m is a natural number, and a multiplexer of 1-to-6 switching structure is used, the m source lines SL may be used.
The multiplexer 150 is disposed between the display area 100A and the source lines SL and distributes the data voltage received from the source lines SL to the data lines DL.
The source lines SL and the multiplexer 150 are disposed in an upper half of the display area 100A.
The high potential line unit 112 supplies a high potential driving voltage VDD output from an electric power generator to the pixels. The high potential driving voltage VDD is used to drive a driving transistor of a compensation pixel or to drive an organic light emitting diode.
The voltage line unit 113 is disposed between the high potential line unit 112 and the gate drive 300. The voltage line unit 113 receives a reference voltage Vref and supplies the reference voltage Vref to the pixels. The reference voltage Vref may be used to initialize a main node of the pixels.
The low potential line unit 114 is disposed along an edge of the gate driver 300. The low potential line unit 114 receives a low potential voltage Vss and supplies the low potential voltage Vss to the pixels.
It will be apparent to those skilled in the art that various modifications and variations can be made in the display device of the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Patent | Priority | Assignee | Title |
11450282, | Aug 10 2020 | Samsung Display Co., Ltd. | Display device |
Patent | Priority | Assignee | Title |
10395602, | Nov 30 2015 | LG DISPLAY CO , LTD | Display device |
8228276, | Jun 22 2006 | Novatek Microelectronics Corp. | Display driver apparatus and inversion driving method thereof |
9449993, | Dec 31 2014 | LG Display Co., Ltd. | Display apparatus |
9747843, | Jan 15 2015 | Samsung Display Co., Ltd. | Display apparatus having de-multiplexer and driving method thereof |
9940860, | Dec 04 2015 | LG Display Co., Ltd. | Display device |
20040075783, | |||
20070296675, | |||
20080079703, | |||
20130082915, | |||
20160190166, | |||
20160210904, | |||
20160351648, | |||
20170154580, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 23 2019 | LG Display Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 23 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Dec 27 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 25 2023 | 4 years fee payment window open |
Feb 25 2024 | 6 months grace period start (w surcharge) |
Aug 25 2024 | patent expiry (for year 4) |
Aug 25 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 25 2027 | 8 years fee payment window open |
Feb 25 2028 | 6 months grace period start (w surcharge) |
Aug 25 2028 | patent expiry (for year 8) |
Aug 25 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 25 2031 | 12 years fee payment window open |
Feb 25 2032 | 6 months grace period start (w surcharge) |
Aug 25 2032 | patent expiry (for year 12) |
Aug 25 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |