A substrate processing technique is described herein for etching layers, such as dielectric layers, and more particularly low k dielectric layers in a manner that minimizes etch lag effects. Multiple etch processes are utilized. A first etch process may exhibit etch lag. A second etch process is a multi-step process that may include a deposition sub-step, a purge sub-step and an etch sub-step. The second etch process may exhibit inverse etch lag. The second etch process may be a cyclic process which performs the deposition, purge and etch sub-steps a plurality of times. The second etch process may be an atomic layer etch based process, and more particularly a quasi-atomic layer etch. The combination of the first etch process and the second etch process may provide the desired net effect for the overall etch lag when etching the dielectric layer.
|
1. A method for processing a substrate, comprising:
providing the substrate with a patterned first layer;
providing a second layer underlying the first layer;
etching a first portion of the second layer with a non-atomic layer etch process while utilizing the patterned first layer as a mask;
after etching the first portion, etching a second portion of the second layer with an atomic layer etch based process while utilizing the patterned first layer as the mask, the atomic layer etch based process comprising a cyclic process comprising at least a deposition process sub-step and an etch process sub-step, and wherein during the deposition process sub-step a deposit is formed on a sidewall of the patterned first layer which alters an etch lag during the etch process sub-step; and
controlling both the non-atomic layer etch process and the atomic layer etch based process so that the second layer is etched to achieve a desired etch lag effect.
11. A method for processing a substrate, comprising:
providing the substrate with a patterned first layer;
providing a second layer underling the first layer;
etching a first portion of the second layer with a non-atomic layer etch process while utilizing the patterned first layer as a mask;
etching a second portion of the second layer with an atomic layer etch based process while utilizing the patterned first layer as the mask, the atomic layer etch based process comprising a cyclic process comprising at least a deposition process sub-step and an etch process sub-step; and
controlling both the non-atomic layer etch process and the atomic layer etch based process so that the second layer is etched to achieve a desired etch lag effect,
wherein the atomic layer etch based process comprising the deposition process sub-step, a purge sub-step and the etch process sub-step, the deposition process sub-step, the purge sub-step and the etch process sub-step being repeated a plurality of times, and
the non-atomic layer etch process having etch lag and the atomic layer etch process having inverse etch lag.
4. The method of
5. The method of
7. The method of
8. The method according to
9. The method according to
10. The method according to
12. The method of
|
This application is related to and claims priority to U.S. Provisional Patent Application Ser. No. 62/518,373, filed on Jun. 12, 2017 and U.S. Provisional Patent Application Ser. No. 62/570,402, filed on Oct. 10, 2017, the entire contents of which are herein incorporated by reference.
The present disclosure relates to the processing of substrates, such as for example, semiconductor substrates. In particular, it provides a novel method to minimize reactive ion etch (RIE) lag when etching dielectric films of substrates.
As geometries in substrate processing continue to shrink, the technical challenges to forming structures on substrates increase. One such challenge is RIE lag.
A variety of techniques have been utilized to lessen RIE lag in a plasma etch process. Various process chamber conditions can be adjusted to attempt to lessen RIE lag, such as pressure, power (continuous verse pulsing), gas flows, etc. Further, atomic layer etch (ALE) plasma techniques have been suggested to improved RIE lag.
It would be desirable to provide a substrate processing technique which minimizes RIE lag.
Described herein is an innovative method to process substrates via an etching process. The substrate processing techniques described herein provide for etching layers, such as dielectric layers, and more particularly low k dielectric layers, in a manner that minimizes etch lag effects. More particularly, multiple etch processes are utilized. A first etch process may exhibit etch lag. A second etch process is a multi-step process that may include a deposition sub-step, a purge sub-step and an etch sub-step. The second etch process may exhibit inverse etch lag. The second etch process may be a cyclic process which performs the deposition, purge and etch sub-steps a plurality of times. The second etch process may be an atomic layer etch based process, and more particularly a quasi-atomic layer etch. The combination of using both the first etch process and the second etch process to etch the dielectric layer may provide the desired net effect for the overall etch lag when etching the dielectric layer.
In one embodiment, a method for processing a substrate is provided. The method may comprise providing the substrate with a patterned first layer and providing a second layer underling the first layer. The method may further comprise etching a first portion of the second layer with a non-atomic layer etch process while utilizing the patterned first layer as a mask. The method may further comprise etching a second portion of the second layer with an atomic layer etch based process while utilizing the patterned first layer as the mask, the atomic layer etch based process comprising a cyclic process comprising at least a deposition process sub-step and an etch process sub-step. The method may further comprise controlling both the non-atomic layer etch process and the atomic layer etch based process so that the second layer is etched to achieve a desired etch lag effect.
In another embodiment, a method for processing a substrate is provided. The method may comprise providing the substrate with a patterned first layer, and providing a second layer between the first layer and the substrate. The method further comprises etching the second layer with a two-step etch, the two-step etch having a first etch step and a second etch step. The first etch step comprises a continuous wave plasma etch, the continuous wave plasma etch exhibiting etch lag. The second etch step comprises a cyclic process comprising a deposition sub-step, a purge sub-step, and an etch sub-step. The two-step etch is controlled so that so that the second layer is etched in a manner that achieves a desired etch lag effect.
In yet another embodiment, a method for processing an ultra-low K dielectric layer in a reactive ion etch is provided. The method comprises providing, in a process chamber, a substrate having an input patterned structure and the ultra-low k dielectric layer underlying the input patterned structure. The method further comprises performing a first etch process using the input patterned structure as a pattern to etch the ultra-low k dielectric layer. The method further comprises performing a second etch process using the input patterned structure as a pattern to etch the ultra-low k dielectric layer. The second etch process comprising a cyclic etch process that comprises performing a deposition process, performing a purging process, the purging process allowing deposition gases to exit the process chamber, and performing an etch plasma process. A pitch of the input patterned structure is 48 nm or lower and together the first etch process and the second etch process achieve a desired etch lag performance.
A more complete understanding of the present inventions and advantages thereof may be acquired by referring to the following description taken in conjunction with the accompanying drawings, in which like reference numbers indicate like features. It is to be noted, however, that the accompanying drawings illustrate only exemplary embodiments of the disclosed concepts and are therefore not to be considered limiting of the scope, for the disclosed concepts may admit to other equally effective embodiments.
It has been found that RIE lag is particularly problematic as critical dimension pitches become smaller. For example, as the pitch of structures falls below 60 nm, and more particularly 48 nm, the RIE lag can become particularly problematic. For example, it has been found that when etching dielectrics, particular low dielectric constant dielectrics, RIE lag effects may increase. Low dielectric constant dielectrics (“low k dielectrics”) are well known in the substrate processing art and have a dielectric constant smaller than that of standard silicon dioxide. Thus, for example, it has been found that when forming small CD trenches in low k dielectrics RIE lag may significantly impact the formation of the trenches. In one embodiment, it has been found that as the trench CD drops below about 32 nm, the RIE lag effect reaches a “cliff,” and thus becomes even more pronounced and worsens as the CD is made smaller. Exemplary amounts of RIE lag for such geometries may be 20 nm or more in depth. The RIE lag effect is particularly problematic for the formation of trenches in low k dielectrics at BEOL process steps, such as during damascene and dual damascene process steps. As used herein, low k dielectrics generally have a dielectric constant less than about 3.9. Ultra-low k dielectrics generally have a dielectric constant equal to or less than about 2.7.
Traditional techniques for etching low k dielectrics involve the use of continuous wave (CW) plasma etch techniques for extended times. Such techniques, though, exhibit the RIE lag effects discussed above, particularly as CDs enter the range of 32 nm or less. One advantage of CW plasma etching is the relative high etch low k dielectric etch rates that may be achieved using a CW plasma etch. For BEOL processing, such as in damascene and dual damascene process steps, the thickness of the low k dielectric layers may be relatively thick. Thus, the etch rates of CW plasma etching may be desirable to provide a suitable process time for the substrate processing step. As the CDs continue to decrease, however, the RIE lag becomes more problematic.
The disadvantages of a CW plasma etch process for small CD structures may be overcome through the use of an ALE based process. ALE processes are general known to involve processes which remove thin layers sequentially through one or more self-limiting reactions. Such processes often include a cyclic series of deposition and etch steps. The deposition process may modify the exposed surfaces and the etch step may remove the modified layer. Thus, a series of self-limiting reactions may occur. As used herein, an “ALE based” process may include quasi-ALE processes. In such processes, a series of deposition and etch cycles are still used, however, the removal step may not be purely self-limiting as after removal of the modified layer, the etch substantially slows down, though it may not completely stop. In either case, the ALE based processes include a cyclic series of deposition and etch sub-steps. In some embodiments, such sub-steps include an intervening purge sub-step. Note, the etch sub-step of the ALE process may involve a process that utilizes a CW RF power mode or alternatively uses a pulsed RF power mode. In this regard, as known in the art an ALE based process does not exclude the use of a CW RF power mode during the etch sub-step of the cyclic processing.
As disclosed herein, ALE based process may be utilized to provide a dielectric etch which substantially reduces RIE lag. In one example, the ALE based process is a quasi-ALE plasma process. In one example, the quasi-ALE process may be utilized to provide an etch result such as shown in
Substrate 105 may underlie the dielectric layer 110. Though described for exemplary purposes herein as a dielectric layer, it will be recognized that layer to be etched may be any of a wide variety of substrate processing layers. Thus, the layer to be etched may be any substrate layer for which patterning is desired, such as for example, but not limited to dielectric layers or conductive layers. Substrate 105 may be any substrate for which the use of patterned features is desirable. For example, in one embodiment, substrate 105 may be a semiconductor substrate having one or more semiconductor processing layers formed thereon. In one embodiment, the substrate 105 may be a substrate that has been subject to multiple semiconductor processing steps which yield a wide variety of structures and layers, all of which are known in the substrate processing art and may be considered to be part of the substrate 105. In one embodiment, the concepts disclosed herein may be utilized at a BEOL processing step. In other embodiments, the concepts disclosed herein may be utilized at a FEOL process step. The techniques described herein may be utilized to provide a technique to etch structures having varying CDs across a substrate while minimizing RIE lag seen for narrow CD structures.
In one embodiment, the quasi-ALE process may involve a multi-step plasma process performed in a plasma chamber. More particularly, the quasi-ALE process may include a cyclic process in which repeated cycles of a deposition step, purge step and etch step are performed in a plasma process chamber. It will be recognized that a wide variety of process tools may be utilized for such quasi-ALE process. Merely as an example, the Vigus-LK3 and Vigus-TX process chambers available from Tokyo Electron Ltd. may be utilized. The first step may include a deposition process which deposits a polymer on exposed surfaces of the substrate being processed, such as for example including on the sidewalls of the mask layer 115. Thus the deposition process forms a polymer layer on the substrate. In one example, the gases provided during the plasma deposition may be C4F8 or C4F6, and argon. O2 may also be included. Next a purge step may occur to purge the plasma process chamber. In one embodiment, an inert gas such as argon is utilized for the purge step. After the purge step, an etch step may occur. In one embodiment, the etch step may be an argon plasma etch step, though it will be recognized that other etch chemistries may be utilized. In the exemplary process, the deposition and purge steps may occur at a relatively low RF power level, for example 100 watts while the etch step may occur at a higher RF power level, for example 200 watts so that the desired etch process may occur.
In one embodiment, the techniques disclosed herein may utilize the combination of a traditional bulk plasma etch, such as an extended CW etch process step which is not an ALE based process, in combination with the use of an ALE based process. In one example, an extended CW etch process may be utilized first, followed by the use of an ALE based process. In this embodiment, some portion of the layer to be etched (for example the dielectric layer 110 of
In one exemplary embodiment, two primary portions of an etch process may be provided, one portion being a non-ALE based plasma etch process and the second portion being an ALE based plasma process. The ALE based plasma process may, in one embodiment, include a cyclic process of deposition, purge and etch process steps. The non-ALE based plasma etch process may exhibit RIE lag and the ALE based plasma process may exhibit inverse RIE lag. In one embodiment, the non-ALE based plasma process may be performed first and the ALE based plasma process performed second. In one embodiment, the non-ALE based plasma etch and the ALE based plasma etch may be performed in the same process tool as different steps of one etch sequence. In one embodiment, all the processing may occur in a common plasma chamber. Thus, the total etch lag achieved may be the result of a combination of the ALE based plasma process and non-ALE based plasma process.
In one exemplary process, the layer to be etched (such as dielectric layer 110 of
Exemplary process flows for utilizing the techniques described herein are provided in
Further modifications and alternative embodiments of the inventions will be apparent to those skilled in the art in view of this description. Accordingly, this description is to be construed as illustrative only and is for the purpose of teaching those skilled in the art the manner of carrying out the inventions. It is to be understood that the forms and method of the inventions herein shown and described are to be taken as presently preferred embodiments. Equivalent techniques may be substituted for those illustrated and describe herein and certain features of the inventions may be utilized independently of the use of other features, all as would be apparent to one skilled in the art after having the benefit of this description of the inventions.
Raley, Angelique D., Metz, Andrew W., Cole, Christopher
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7307025, | Apr 12 2005 | Lam Research Corporation | Lag control |
9754798, | Sep 28 2016 | ELPIS TECHNOLOGIES INC | Hybridization fin reveal for uniform fin reveal depth across different fin pitches |
20090081873, | |||
20100243605, | |||
20110244687, | |||
20130023124, | |||
20130119018, | |||
20130119019, | |||
20150017809, | |||
20150064919, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 11 2018 | Tokyo Electron Limited | (assignment on the face of the patent) | / | |||
May 28 2019 | RALEY, ANGELIQUE D | Tokyo Electron Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 049319 | /0347 | |
May 28 2019 | COLE, CHRISTOPHER | Tokyo Electron Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 049319 | /0347 | |
May 28 2019 | METZ, ANDREW W | Tokyo Electron Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 049319 | /0347 |
Date | Maintenance Fee Events |
Jun 11 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
May 15 2024 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 01 2023 | 4 years fee payment window open |
Jun 01 2024 | 6 months grace period start (w surcharge) |
Dec 01 2024 | patent expiry (for year 4) |
Dec 01 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 01 2027 | 8 years fee payment window open |
Jun 01 2028 | 6 months grace period start (w surcharge) |
Dec 01 2028 | patent expiry (for year 8) |
Dec 01 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 01 2031 | 12 years fee payment window open |
Jun 01 2032 | 6 months grace period start (w surcharge) |
Dec 01 2032 | patent expiry (for year 12) |
Dec 01 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |