A semiconductor module includes a metal plate; a solder applied on the metal plate; a component-to-be-bonded mounted on the solder; and a linear guide portion delineated along a circumference of the component-to-be-bonded on a top surface of the metal plate, and including a metal surface having greater surface roughness than a peripheral region.
|
1. A semiconductor module comprising:
a metal plate;
a solder applied on the metal plate;
a component-to-be-bonded mounted on the solder,
the metal plate including a linear guide portion delineated along a circumference of the component-to-be-bonded, on a top surface of the metal plate, and the linear guide portion having a roughened metal surface having greater surface roughness than a peripheral region of the metal plate, the roughened metal surface including substantially no oxide film so that the solder is in direct contact with the roughened metal surface, and the solder spreads over the entire roughened metal surface of the linear guide portion.
15. A method for manufacturing a semiconductor module, the method comprising:
irradiating a circumference of a soldering-scheduled region on a top surface of a metal plate with a laser light to delineate a linear guide portion having a roughened metal surface having greater surface roughness than a peripheral region;
applying a solder in the soldering-scheduled region of the metal plate;
mounting, on the applied solder, a component-to-be-bonded to the solder;
inhibiting a formation of an oxide film at an interface between the solder and the guide portion so that the roughened metal surface includes substantially no oxide film so that the solder is in direct contact with the roughened metal surface; and
trapping, on a surface of the guide portion, the solder flowing outward from the component-to-be-bonded, so as to guide the solder to flow in an extending direction of the guide portion and the solder spreads over the entire roughened metal surface of the linear guide portion.
2. The semiconductor module of
3. The semiconductor module of
4. The semiconductor module of
a closed surface is defined inside the linear guide portion in a planar pattern; and
the solder is applied so as to localize only inside the closed surface.
6. The semiconductor module of
7. The semiconductor module of
wherein the linear guide portion extends in parallel to a direction in which the components to be bonded are aligned straight.
8. The semiconductor module of
9. The semiconductor module of
11. The semiconductor module of
12. The semiconductor module of
13. The semiconductor module of
wherein the linear guide portions extend in a radial-shape or in a meshed-shape on the top surface of the metal plate below the component-to-be-bonded.
14. The semiconductor module of
wherein the linear guide portion is located and connected below the components to be bonded.
16. The method of
the laser light is irradiated in an oxidation atmosphere; and
the inhibiting the formation of the oxide film includes removing the oxide film formed on the metal surface of the guide portion by flowing the solder having a flux containing a reductant to the guide portion, and by the irradiation of the laser light.
17. The method of
the removing the oxide film formed on the metal surface of the guide portion includes preliminarily applying a flux containing a reductant to the guide portion before heating the solder.
18. The method of
the laser light is irradiated in an oxidation atmosphere; and
the inhibiting the formation of the oxide film includes removing the oxide film formed on the metal surface of the guide portion by heating the solder in a reducing atmosphere or an inert gas atmosphere.
19. The method of
20. A method of manufacturing the semiconductor module of
irradiating a circumference of a soldering-scheduled region on a top surface of a metal plate with a laser light to delineate a linear guide portion having a metal surface having greater surface roughness than a peripheral region;
applying a solder in the soldering-scheduled region;
mounting, on the applied solder, a component-to-be-bonded to the solder;
inhibiting a formation of an oxide film at an interface between the solder and the linear guide portion; and
trapping, on a surface of the linear guide portion, the solder flowing outward from the component-to-be-bonded, so as to guide the solder to flow in an extending direction of the linear guide portion.
|
This application claims benefit of priority under 35 USC 119 based on Japanese Patent Application No. 2018-88148 filed on May 1, 2018, the entire contents of which are incorporated by reference herein.
The present invention relates to a semiconductor module and a method for manufacturing a semiconductor module.
When semiconductor chips or connection terminals in a semiconductor module is soldered on a metal foil, the solder increased in fluidity due to heating may be excessively spread over the circumference, causing failure such as interference with a wire bonding area. JP 08-031848 discloses a means of suppressing solder wettability by irradiating a periphery of a region in which a semiconductor chip is soldered on a top surface of a copper film, with a laser light so as to provide projections projecting from the top surface of the copper film using a copper oxide film. JP 08-031848 teaches that the projections block the spread of the solder flowing during soldering.
JP 2013-247256 discloses that a surface of a metal circuit layer is provided with linear grooves in which a metal oxide, such as a copper oxide, a nickel oxide and the like, is embedded, between a semiconductor chip and an ultrasonic metal connection region. JP 2013-247256 teaches that the surface of the metal oxide prevents the spread of a solder. Moreover, J P 2013-247256 discloses that the surface of the copper oxide or the nickel oxide is finely roughened, and the roughened surface of copper or nickel can prevent the spread of the melted solder.
However, the present inventors have found out through repeated examinations that the use of the oxide film or the oxide as disclosed in JP 08-031848 or JP 2013-247256 does not completely suppress wetting-spread of the solder effectively.
In response to the above issue, the present invention provides a new technical solution, different from the conventional means using the oxide film or the like, to deal with the above problems, and an object of the present invention is to provide a high-quality semiconductor module in which failure caused by excessive wetting-spread is avoided.
In order to solve the above problems, a semiconductor module according to an aspect of the present invention includes: (a) a metal plate; (b) a solder applied on the metal plate; (c) a component-to-be-bonded mounted on the solder; and (d) a linear guide portion delineated along a circumference of the component-to-be-bonded on a top surface of the metal plate, and including a metal surface having greater surface roughness than a peripheral region.
A method of manufacturing a semiconductor module according to an aspect of the present invention includes: (a) irradiating a circumference of a soldering-scheduled region on a top surface of a metal plate with a laser light to delineate a linear guide portion having a metal surface having greater surface roughness than a peripheral region; (b) applying a solder in the soldering-scheduled region; (c) mounting, on the applied solder, a component-to-be-bonded to the solder; (d) inhibiting a formation of an oxide film at an interface between the solder and the guide portion; and (e) trapping, on a surface of the guide portion, the solder flowing outward from the component-to-be-bonded, so as to guide the solder to flow in an extending direction of the guide portion.
Herein after, an embodiment of the present invention will be described below. In the following description of the drawings, the same or similar parts are denoted by the same or similar reference numerals. However, it should be noted that the drawings are schematic, the relationship between the thickness and the planar dimension, the ratio of the thickness of each device and each member, etc. may be different from the actual one. Therefore, specific thicknesses and dimensions should be determined with reference to the following description. In addition, it should also be understood that the respective drawings are illustrated with the dimensional relationships and proportions different from each other. Further, in the following descriptions, the terms relating to directions, such as “left and right” and “top and bottom” are merely defined for illustration purposes, and thus, such definitions do not limit the technical spirit of the present invention. Therefore, for example, when the paper plane is rotated by 90 degrees, the “left and right” and the “top and bottom” are read in exchange. When the paper plane is rotated by 180 degrees, the “left” is changed to the “right”, and the “right” is changed to the “left”. As used throughout this disclosure, the singular forms “a,” “an,” and “the” include plural reference unless the context clearly dictates otherwise. Thus, for example, a reference to “a composition” includes a plurality of such compositions, as well as a single composition.
<Structure of Semiconductor Module>
As illustrated in
The top surface of the metal plate 2 is provided with three linear first guide portions 2a1, 2a2, 2a3 along the circumference of the semiconductor chip 4 at substantially regular intervals in parallel to each other. The first guide portions 2a1 to 2a3 are arranged so as to be entirely enclosed inside the solidified solder 3. As illustrated in the portion partly cut out in
The metal plate 2 includes a material having superior electrical conductivity. Examples of such materials include copper and a copper alloy. Alternatively, the metal plate 2 may be implemented by a substrate including copper, aluminum, or an alloy including at least one of copper and aluminum, and a surface layer, made of another material, laminated on the substrate. An example of the material of the surface layer may include nickel, gold, tin, and an alloy including at least one of nickel, gold and tin.
The metal plate 2 may be either a metallic foil or a lead frame having an appropriate shape depending on a circuit pattern. The semiconductor chip 4 is bonded onto the metal plate 2 via the solder 3. Further, an electronic components, such as a thermistor, a capacitor and the like, and a wiring member, such as connection terminals and the like, may be bonded onto the metal plate 2 via the solder 3, in addition to the semiconductor chip 4. Also, a bonding wire or a terminal block may be bonded onto the metal plate 2 as necessary, in addition to the semiconductor chip 4.
The insulating plate 1 may be placed below the metal plate 2. The insulating plate 1 includes an insulating material having high heat conductivity. The insulating material may be ceramics, such as aluminum oxide, aluminum nitride, silicon nitride and the like. Although not illustrated, other metal plate may be provided on the bottom surface of the insulating plate 1 in the same manner as the metal plate 2 provided on the top surface of the insulating plate 1. The other metal plate provided on the bottom surface of the insulating plate 1 may include a material having high heat conductivity. For a material of the other metal plate, for example, copper and a copper alloy may be adopted. Alternatively, the other metal plate may be implemented by a substrate including copper, aluminum, or an alloy including at least one of copper and aluminum, and a surface layer, made of another material, laminated on the substrate. An example of the material of the surface layer may include nickel, gold, tin, and an alloy including at least one of nickel, gold and tin. For example, a direct copper bonding (DCB) substrate and an active metal blazed (AMB) substrate may be used as the laminated substrate (1, 2) having the insulating plate 1 and the metal plate 2.
The semiconductor chip 4 is a power semiconductor chip which corresponds to a “component-to-be-bonded” according to the present invention. The semiconductor chip 4 includes a transistor element, such as an insulated gate bipolar transistor (IGBT) made of silicon or silicon carbide, and a metal oxide semiconductor field-effect transistor (MOSFET) and the like. The semiconductor chip 4 may further include a diode element, such as a Schottky barrier diode (SBD), a free-wheeling diode (FWD) and the like, as necessary. Although not illustrated, input/output current-terminals, signal terminals and the like, which are required as constituent elements of the semiconductor module, are electrically connected to predetermined bonding regions on the laminated substrate (1, 2), in addition to the semiconductor chip 4.
For the solder 3, a lead-free solder containing as a main component at least any alloy of a tin-silver-copper alloy, a tin-zinc-bismuth alloy, a tin-copper alloy, and a tin-silver-indium-bismuth alloy may be adopted. Further, the solder 3 may contain an additive, such as nickel, germanium, cobalt, silicon and the like.
In the semiconductor module, at least the top surface of the metal plate 2 and the periphery of the semiconductor chip 4 are closely sealed inward by a sealing resin having an insulating property in a state where the end portions of the required terminals or the like projects to be exposed to the outside. For the sealing resin, a thermosetting resin, such as an epoxy resin, a phenolic resin, a maleimide resin, a silicone resin, a silicone gel and the like, may be adopted. The sealing resin may include a filler, such as a silicon oxide, an aluminum oxide, a boron nitride, an aluminum nitride and the like. When the metal plate is provided on the bottom surface of the insulating plate 1, the bottom surface of the metal plate is exposed to the outside below the sealing resin so as to serve as a bottom surface for heat radiation of the semiconductor module.
The guide portions 2a1 to 2a3 and the intermediate portions 2b1 and 2b2 illustrated in
The solder 3 extends from the rectangular outline of the semiconductor chip 4 to the outer edge of the rectangular outline of the outermost first guide portion 2a1 of the three first guide portions 2a1 to 2a3. The solder 3 is applied in the thickness direction to laminate from the bottom surface of the semiconductor chip 4 to the top surface of the metal plate 2, and also spreads over the intermediate portions 2b1 and 2b2 on the top surface of the metal plate 2.
In the semiconductor module according to the first embodiment, no oxide films may be present at the contact interface between the solder 3 and the first guide portions 2a1 to 2a3, or oxide films may be distributed in a quite small region such that the oxide films are assumed substantially not to be present. The solder 3 is locally present only within the region inside the closed surfaces defined by the first guide portions 2a1 to 2a3 while being in direct contact with the top surfaces of the first guide portions 2a1 to 2a3 with no oxide films interposed, without deviating from the designed shape of the fillet.
<Method of Manufacturing Semiconductor Module>
A method of manufacturing the semiconductor module according to the first embodiment is described below with reference to
As illustrated in
When the laser light is irradiated in an atmosphere containing oxygen (02), the surface of the irradiated regions on the top surface of the metal plate 2 are provided with oxide films 5a1 to 5a3, as illustrated in
An example of the step of removing the oxide films 5a1 to 5a3 is a reduction treatment. The reduction treatment is executed in a soldering step using a solder including a flux containing a reductant after the irradiation with the laser light, for example. The oxide films 5a1 to 5a3 on the surfaces of the first guide portions 2a1 to 2a3 are removed such that the flux is brought into contact with the surfaces of the first guide portions 2a1 to 2a3 by heating such as reflow treatment in the soldering step. For the flux containing the reductant, a rosin reductant such as abietic acid, a solvent such as butyl carbitol, and the like may be adopted. Further, the flux may include an acrylic or polyether polymer, a thixotropic agent such as triglyceride or fatty acid ester, and an activator such as adipic acid or fumaric acid, as appropriate. Although, in
As compared with the case illustrated in
As illustrated in
The volume of the solder 3a to be applied is determined so that the space between the top surface of the metal plate 2 and the bottom surface of the semiconductor chip 4 does not protrude outward from the outermost first guide portion 2a1 on the metal plate 2, in consideration of the volume of the solder 3 after solidification.
Subsequently, the semiconductor chip 4 is mounted on the applied solder 3a, as illustrated in
In the soldering step, the solder 3a is heated at a predetermined temperature and melted by reflow treatment and the like. As illustrated in
When the solder 3b flows, the oxide films 5a1 to 5a3 on the surfaces of the first guide portions 2a1 to 2a3 are removed and increase the surface roughness increases. The wettability of the solder 3b on the surfaces of the first guide portions 2a1 to 2a3 is greatly enhanced more than the wettability on the intermediate portions 2b1 and 2b2. Therefore, the solder 3b flowing to the innermost first guide portion 2a3 of the three first guide portions 2a1 to 2a3 is thus firmly bound, or trapped on the surface of the first guide portion 2a3, so as to greatly inhibit the flow of the solder 3b flowing to the top surface of the adjacent intermediate portion 2b2 illustrated on the upper side of the first guide portion 2a3 in
When all of the flowing solder 3b cannot be trapped on the surface of the innermost first guide portion 2a3, the remaining solder 3b which is not trapped, then temporality moves to the top surface of the adjacent intermediate portion 2b2 illustrated on the upper side of the first guide portion 2a3 in
The solder 3b on the top surface of the intermediate portion 2b2 is in contact with and sandwiched between the solder 3b on the surface of the innermost first guide portion 2a3 and the solder 3b on the surface of the middle first guide portion 2a2. The solder 3b on the top surface of the intermediate portion 2b2 is also guided to flow in the right-left direction in association with the solders 3b flowing on both sides of the intermediate portion 2b2, as illustrated in
The remaining solder 3b not trapped on the surface of the middle first guide portion 2a2 also moves to the top surface of the intermediate portion 2b1 illustrated on the upper side of the middle first guide portion 2a2 in
The flowing solder 3b then turns the corners at both ends on the upper side of the rectangular outline of the respective first guide portions 2a1 to 2a3 to reach the right and left sides, and the flowing direction changes from the upward direction to the downward direction, as illustrated in
As illustrated in
The solder 3b remains to be localized only inside the closed surfaces defined by the first guide portions 2a1 to 2a3 when the solder 3b stops flowing. The solder 3b is then cooled and solidified so as to ensure the electrical connection between the metal plate 2 and the semiconductor chip 4.
The other circuit elements other than the semiconductor chip 4 are then subjected to predetermined connection processing, such as soldering, wire bonding and the like, and the laminated substrate (1, 2) is sealed with resin by transfer molding and the like, so as to fabricate the semiconductor module according to the first embodiment. In the obtained semiconductor module, excessive wetting-spread of the solder 3 is suppressed, and the fillet shape is achieved to be in a desired pattern.
As illustrated in
Further, as illustrated in
The lines on the processed surface in the expansion-inhibiting region 2d are covered with the oxide films 5a1 to 5a3, as illustrated in
The method of manufacturing the semiconductor module according to the first embodiment intentionally regulates the flowing direction of the solder 3b by the first guide portions 2a1 to 2a3 so that the solidified solder 3 is localized only in the closed surfaces inside the first guide portions 2a1 to 2a3. The method thus can accurately prevent unnecessary spread of the solder 3 to the outside of the closed surfaces, and guide the solder 3b to circle around the semiconductor chip 4 in preferred directions, so as to achieve an appropriate fillet shape depending on the specifications of design that a client desires. Accordingly, the high-quality semiconductor module can be manufactured while failure caused by excessive wetting-spread is avoided. The suppression of excessive wetting-spread can prevent a short circuit of the semiconductor module caused by the separation of the sealing resin used for sealing the laminated substrate (1, 2).
The method of manufacturing the semiconductor module according to the first embodiment regulates the flowing direction of the solder 3b to guide the solder 3b to circle along the closed surfaces during the period from the start to the end of the flow of the solder 3b, so as to promote the equalization of the thickness of the solder 3b after flowing. The method thus can prevent cracks derived from an uneven thickness and avoid an increase in heat resistance of the semiconductor module. The method can further avoid an unnecessary positional shift or displacement caused by rotation of the semiconductor chip 4 derived from an uneven thickness.
Since the semiconductor module according to the first embodiment is provided with the three first guide portions 2a1 to 2a3, the respective first guide portions 2a1 to 2a3 complement each other to regulate the flowing direction of the solder 3b. Accordingly, excessive wetting-spread of the solder 3b can be prevented more accurately.
The semiconductor module according to the first embodiment can inhibit the formation of the oxide films 5a1 to 5a3 only by causing the flux-containing solder to flow to come in contact with the surfaces of the first guide portions 2a1 to 2a3. Namely, the semiconductor module does not need to have a particular process before the step of irradiation with the laser light and the step of soldering, so as to decrease the load upon executing the process.
The method of manufacturing the semiconductor module according to the first embodiment positively removes the oxide films 5a1 to 5a3 from the surfaces of the first guide portions 2a1 to 2a3, in contrast to the conventional means of preventing the wetting-spread of the solder 3b using the oxide films 5a1 to 5a3. In general, in order to increase the thickness of the oxide films 5a1 to 5a3 by the laser irradiation, it is required to irradiate with the laser light having relatively large output power. The method according to the first embodiment does not need the formation of the oxide films 5a1 to 5a3, and is only required to be irradiated with the laser light with low output power sufficient to increase the surface roughness of the first guide portions 2a1 to 2a3. The low output power of the laser light can reduce the load upon executing the laser processing. While the conventional means using the oxide films 5a1 to 5a3 only prevents the wetting-spread of the solder, the method of manufacturing the semiconductor module according to the first embodiment causes the solder 3a to circle around the semiconductor chip 4 so as to not only prevent the wetting-spread of the solder 3a but also contribute to equalizing the thickness of the solder 3a and controlling the fillet to have an appropriate shape.
The method of manufacturing the semiconductor module according to the first embodiment delineates the first guide portions 2a1 to 2a3 such that the outermost first guide portion 2a1 is separate from the semiconductor chip 4 with the width w which is the same value as the thickness t of the solder 3. The angle θ between the top surface of the metal plate 2 and the inclined side surface of the solder 3 thus approximates to 45 degrees, so as to keep the good bonding conditions of the solder.
As described above, in the semiconductor module according to the first embodiment, the linear first guide portions 2a1 to 2a3 are delineated so as to have the closed surfaces inside the first guide portions 2a1 to 2a3 in a planar pattern, in other words, the first guide portions 2a1 to 2a3 are delineated such that both ends of the respective lines are connected to each other so as not to have open ends. A semiconductor module according to a second embodiment differs from the semiconductor module according to the first embodiment in that a second linear guide portion is not connected at both ends to have an open end and to define a closed surface inside the second guide portion. Moreover, in a method for manufacturing the semiconductor module according to the second embodiment, a step of suppressing formation of the oxide films 5a1 to 5a3 during the laser irradiation is executed as the step of inhibiting the formation of the oxide films 5a1 to 5a3, instead of the step of removing the preliminarily formed oxide films 5a1 to 5a3 later.
As illustrated in
The connection terminals 6a to 6c are electrically connected to the semiconductor chip 4 so as to implement input/output wiring of current or signal wiring for the semiconductor chip 4.
The wettability of the solder flowing toward the semiconductor chip 4 is regulated by the second guide portion 2e. The configurations of the other elements in the semiconductor module according to the second embodiment are equivalent to those of the corresponding elements in the semiconductor module according to the first embodiment, and overlapping explanations are not repeated below.
The second guide portion 2e is obtained such that the surface of the metal plate 2 is processed by irradiation with a laser light, in the same manner as the first guide portions 2a1 to 2a3 according to the first embodiment. As illustrated in
The second guide portion 2e has a surface roughness higher than that of the peripheral regions and is made of a metal surface having a rough uneven shape. Therefore, in the soldering process, even when the solders 3fa to 3fc at the time of melting tends to flow toward the semiconductor chip 4 side (the left direction in
On the contrary, a semiconductor module according to a third comparative example as illustrated in
The semiconductor module according to the second embodiment provided with the second guide portion 2e at the boundary between the semiconductor chip 4 and the connection terminals 6a to 6c, can prevent the solder 3 on the semiconductor chip 4 side from being bonded to the solders 3fa to 3fc on the connection terminals 6a to 6c side. The other effects of the semiconductor module according to the second embodiment are the same as those of the semiconductor module according to the first embodiment.
As illustrated in
The eight linear second guide portions 2g1 to 2g3 are arranged with gaps at a regular angle of about 45 degrees, and each extend in a radial-shape while intersecting with the outline of the first soldering-scheduled region 2c at one point. The second guide portions 2g1 to 2g3 according to the first modified example can also be obtained by a treated surface using irradiation with a laser light as like the first guide portions 2a1 to 2a3, and surface roughness is higher than the peripheral regions. The semiconductor module according to the first modified example has a metal surface without an oxide film by removing the oxide film during manufacturing process, or inhibiting formation of the oxide film during manufacturing process. The configurations of the other elements in the semiconductor module according to the first modified example are equivalent to those of the corresponding elements in the respective semiconductor modules described with reference to
As described above, the semiconductor module according to the first modified example includes the second guide portions 2g1 to 2g3 arranged with gaps at a regular angle while extending in a radial-shape from the center to the outside. Since the solder for bonding the semiconductor chip 4 provided in the first soldering-scheduled region 2c is guided to evenly flow outward, the equalization of the thickness of the solder below the semiconductor chip 4 can be enhanced. The other effects of the semiconductor module according to the first modified example are the same as those of the semiconductor modules according to the first and second embodiments.
As illustrated in
As illustrated in
The second guide portions 2h according to the second modified example can also be obtained by a treated surface using irradiation with a laser light as like the first guide portions 2a1 to 2a3, and surface roughness is higher than the peripheral regions. The semiconductor module according to the second modified example has a metal surface without an oxide film by removing the oxide film during manufacturing process, or inhibiting formation of the oxide film during manufacturing process. The configurations of the other elements in the semiconductor module according to the second modified example are equivalent to those of the corresponding elements in the respective semiconductor modules described with reference to
In the semiconductor module according to the second modified example, the second guide portion 2h extends immediately below the connection terminals 6a to 6c and are arranged in parallel to the direction in which the connection terminals 6a to 6c are aligned straight. The respective solders 3fa to 3fc for bonding the connection terminals 6a to 6c are thus guided to flow to remain around the connection terminals 6a to 6c. Thus, the excessive wetting-spread of the solders 3fa to 3fc below the connection terminals 6a to 6c is avoided so as to prevent the solders 3fa to 3fc from being bonded to the solder 3 below the semiconductor chip 4. Further, it is possible to prevent the bias of the solders 3fa to 3fc to some of the connection terminals 6a to 6c at the connection terminals 6a to 6c. The second guide portion 2h located below the respective connection terminals 6a to 6c illustrated in
The linear second guide portion having open ends is not limited to the straight-line shape, and may be any shape, such as a curved shape, a zig-zag shape and the like. As an example, in
The second guide portion (2i1, 2i2, 2i3) includes plural sets of a perpendicular portion 2i1 perpendicular to the flowing direction of the solder 3b (the direction from the upper side to the lower side in
The second guide portion (2i1, 2i2, 2i3) according to the third modified example can also be obtained by a treated surface using irradiation with a laser light as like the first guide portions 2a1 to 2a3, and surface roughness is higher than the peripheral regions. The semiconductor module according to the third modified example has a metal surface without an oxide film by removing the oxide film during manufacturing process, or inhibiting formation of the oxide film during manufacturing process. The configurations of the other elements in the semiconductor module according to the third modified example are equivalent to those of the corresponding elements in the respective semiconductor modules described with reference to
The semiconductor module according to the third modified example includes the second guide portion (2i1, 2i2, 2i3) which guides the solder 3b to change the flowing direction due to the perpendicular portion 2i1 while relaxing the force of the flowing solder 3b due to the perpendicular portions 2i2 and 2i3. The excessive wetting-spread of the solder 3b thus can be suppressed more efficiently. Moreover, even if the number of the lines defining the second guide portion (2i1, 2i2, 2i3) is small, the effectiveness of suppressing the wettability can be kept high. The other effects of the semiconductor module according to the third modified example are the same as those of the respective semiconductor modules according to the first and second embodiments. Both ends of the second guide portion (2i1, 2i2, 2i3) having the crankshaft shape may be connected to define the closed surface inside the second guide portion (2i1, 2i2, 2i3), so as to arrange the solder 3b and the semiconductor chip 4 inside the closed surface, as in the case of the first embodiment.
While the present invention has been described above by reference to the embodiments, it should be understood that the present invention is not intended to be limited to the descriptions of the specification and the drawings implementing part of this disclosure. From the above disclosure, various alternative embodiments, examples and operational techniques will be apparent to those skilled in the art.
For example, the outline of the first guide portions 2a1 to 2a3 defining the closed surfaces inside the first guide portions 2a1 to 2a3 in the above embodiment according to the present invention is not limited to the rectangular shape, and the shape of the outline may be determined as appropriate depending on the preferred fillet shape of the solder 3. In addition, the position of arrangement of the first guide portions 2a1 to 2a3 defining the closed surfaces inside the first guide portions 2a1 to 2a3 is not limited to the circumference of the semiconductor chip 4, and the first guide portions 2a1 to 2a3 may be arranged around the components to be bonded such as the connection terminals.
The number of the first guide portions defining the closed surfaces inside the first guide portions may be one, two, or more than three, which may be determined as appropriate. When one or more first guide portions are provided, all of the first guide portions are arranged around the semiconductor chip 4 to be located inside the region having the predetermined width w, so that the angle θ between the top surface of the metal plate 2 and the inclined side surface of the solder 3 can approximate to 45 degrees.
The first embodiment has been illustrated with the case in which the soldering step brings the flux for soldering into contact with the oxide films 5a1 to 5a3 provided on the surfaces of the regions irradiated with the laser light so as to remove the oxide films 5a1 to 5a3. The method of removing the oxide films is not limited to this step. For example, the flux for soldering containing a reductant may be applied to the surfaces of the first guide portions 2a1 to 2a3 and then heated after the irradiation with the laser light and before the soldering step, so as to remove the oxide films 5a1 to 5a3.
For example, as illustrated in
The second embodiment has been illustrated with the case in which the formation of the oxide films 5a1 to 5a3 is inhibited by the irradiation with the laser light in the inert gas atmosphere. This method can simultaneously execute the soldering step in the inert gas atmosphere. This method has the advantage of expanding the selection of the material used for the solder 3 without the limitation to the flux-containing solder or without executing the soldering step in the reduction atmosphere.
The first embodiment according to the present invention has been illustrated with the case in which the oxide films are formed by the irradiation with the laser light in the oxidation atmosphere, and the oxide films are removed in the following reducing step, so as to delineate the first guide portions 2a1 to 2a3. On the contrary, the second embodiment according to the present invention has been illustrated with the case in which the formation of the oxide films is inhibited by the irradiation with the laser light in the inert gas atmosphere, so as to delineate the second guide portion 2e. The respective methods according to the first and second embodiments may be exchanged to each other.
The type of the semiconductor in the semiconductor chip 4 may be determined as appropriate, and may be Si or SiC, for example. The method of the solder bonding according to the present invention is not limited to the soldering used for the semiconductor chip 4 and the connection terminals, and may also be applied to the soldering used for various kinds of components to be bonded, including various electronic components, such as a thermistor, a capacitor and the like, and elements for various terminals such as a lead frame and the like. The method of the solder bonding according to the present invention can also be applied to a process of soldering the laminated substrate to a base plate for heat radiation when the laminated substrate made of ceramics is used as a component-to-be-bonded according to the present invention.
The elements included in the respective semiconductor modules according to the respective embodiments and modified examples as illustrated in
Patent | Priority | Assignee | Title |
11587879, | Jan 23 2020 | Fuji Electric Co., Ltd. | Electronic apparatus and manufacturing method thereof |
Patent | Priority | Assignee | Title |
9076774, | May 28 2012 | HITACHI POWER SEMICONDUCTOR DEVICE, LTD | Semiconductor device and a method of manufacturing same |
20070057373, | |||
20130313711, | |||
JP2003273306, | |||
JP2009218280, | |||
JP2013247256, | |||
JP331848, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 30 2019 | NISHIDA, YUHEI | FUJI ELECTRIC CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048701 | /0846 | |
Mar 22 2019 | Fuji Electric Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 22 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Aug 21 2024 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 02 2024 | 4 years fee payment window open |
Sep 02 2024 | 6 months grace period start (w surcharge) |
Mar 02 2025 | patent expiry (for year 4) |
Mar 02 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 02 2028 | 8 years fee payment window open |
Sep 02 2028 | 6 months grace period start (w surcharge) |
Mar 02 2029 | patent expiry (for year 8) |
Mar 02 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 02 2032 | 12 years fee payment window open |
Sep 02 2032 | 6 months grace period start (w surcharge) |
Mar 02 2033 | patent expiry (for year 12) |
Mar 02 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |