The present disclosure proposes a detecting circuit and a display device. The detecting circuit includes a cell test circuit controlling signal line, a cell test circuit data signal line, an array test driving unit and an fet. The cell test circuit controlling signal line is connected to a gate of the fet. The cell test circuit controlling signal line is connected to a drain of the fet. A common signal is further connected to a source of the fet. By using the detecting circuit, a panel with a narrow bezel and low production cost can be realized.
|
8. A detecting circuit, comprising:
a cell test circuit controlling signal line;
a cell test circuit data signal line;
two or more array test driving units and two or more field-effect transistors (fets) arranged sequentially along the cell test circuit controlling signal line;
the cell test circuit controlling signal line being connected to a gate of the fet;
the cell test circuit controlling data being connected to a drain of the fet;
each of the array test driving units comprising a first switch, a first data line, a first a metal-oxide semiconductor (mos) transistor, a second switch, a second mos transistor, a second data line, and a common signal line;
the first data line being connected to a drain of the first mos transistor; the first switch being connected to a gate of the first mos transistor;
the second data line being connected to a drain of the second mos transistor; the second switch being connected to a gate of the second mos transistor; a source of the second mos transistor being connected to a source of the first mos transistor and the common signal line;
wherein the common signal is connected to a source of the fet.
17. A display device, comprising:
a cell test circuit controlling signal line;
a cell test circuit data signal line;
two or more array test driving units and two or more field-effect transistors (fets) arranged sequentially along the cell test circuit controlling signal line;
the cell test circuit controlling signal line being connected to a gate of the fet;
the cell test circuit controlling data line being connected to a drain of the fet;
each of the array test driving units comprising a first switch, a first data line, a first a metal-oxide semiconductor (mos) transistor, a second switch, a second mos transistor, a second data line, and a common signal line;
the first data line being connected to a drain of the first mos transistor; the first switch being connected to a gate of the first mos transistor;
the second data line being connected to a drain of the second mos transistor; the second switch being connected to a gate of the second mos transistor; a source of the second mos transistor being connected to a source of the first mos transistor and the common signal line;
wherein the common signal is connected to a source of the fet.
1. A detecting circuit, comprising:
a cell test circuit controlling signal line;
a cell test circuit data signal line;
two and more array test driving units and two or more field-effect transistors (fets) arranged sequentially along the cell test circuit controlling signal line;
the cell test circuit controlling signal line being connected to a gate of the fet;
the cell test circuit controlling data line being connected to a drain of the fet;
each of the array test driving units comprising a first switch, a first data line, a first a metal-oxide semiconductor (mos) transistor, a second switch, a second mos transistor, a second data line, and a common signal line;
the first data line being connected to a drain of the first mos transistor; the first switch being connected to a gate of the first mos transistor;
the second data line being connected to a drain of the second mos transistor; the second switch being connected to a gate of the second mos transistor; a source of the second mos transistor being connected to a source of the first mos transistor and the common signal line;
the common signal being further connected to a source of the fet;
wherein the first switch and the second switch control a signal to be input to the first data line and the second data line on each column; a switch terminal of the first switch and a switch terminal of the second switch are both the gates of the mos transistor.
2. The detecting circuit of
3. The detecting circuit of
4. The detecting circuit of
5. The detecting circuit of
6. The detecting circuit of
7. The detecting circuit of
9. The detecting circuit of
10. The detecting circuit of
11. The detecting circuit of
12. The detecting circuit of
13. The detecting circuit of
14. The detecting circuit of
15. The detecting circuit of
16. The detecting circuit of
18. The display device of
19. The display device of
20. The display device of
|
The present disclosure relates to the field of display technology, and more particularly, to a detecting circuit and a display device.
An active-matrix organic light emitting diode (AMOLED) panel is characteristic of self-luminescence. An AMOLED has advantages of wide viewing angle and colors with high saturation, especially, low driving voltage and low power consumption. In addition, an AMOLED has merits such as swift response, light weight, compact size, simple structure, and low production costs. Owing to these features, the AMOLED panel is one of the most promising panels on the market.
The yield rate of an AMOLED panel relies on the AMOLED technology nowadays. To monitor the production of the AMOLED panel in each producing process, generally, several detecting circuits are arranged in the panel to screen panels on operation normally in each producing process so as to prevent defective panels from going to posterior producing processes. Common detecting circuits include an array test circuit and a cell test circuit. The array test circuit detects the characteristics of a thin film transistor (TFT) in an array process, thereby screening defective panels in the array process. As for the cell test circuit, the cell test circuit detects a cell when the cell is lit before a module process. In the detecting techniques of the related art, the majority are detected separately with low efficiency. Besides, these means of detecting circuit occupies a large space of the pixel circuit, which causes the panel with low utilization, hinders the application of a narrow screen and an ultra-narrow screen, and is not conducive to control the production cost.
Therefore, the related art has some shortcomings and needs to be solved urgently.
In the related art, a detecting circuit and a panel both occupy a lot of space, which is unfavorable to design a panel with a narrow bezel and is easy to reduce the production cost.
The present disclosure provides a detecting circuit and a display device to solve the above problem that a detecting circuit of the related art occupies too much space in a panel at the current technical level, which is unfavorable for designing a panel with a narrow bezel. That the production cost is high is dealt with by the present disclosure as well.
According to a first aspect of the present disclosure, a detecting circuit comprises: a cell test circuit controlling signal line, a cell test circuit data signal line, two and more array test driving units and two and more field-effect transistors (FETs) arranged sequentially along the cell test circuit controlling signal line. The cell test circuit controlling signal line is connected to a gate of the FET. The cell test circuit controlling signal line is connected to a drain of the FET. Each of the array test driving units comprises a first switch, a first data line, a first a metal-oxide semiconductor (MOS) transistor, a second switch, a second MOS transistor, a second data line, and a common signal line. The first data line is connected to a drain of the first MOS transistor. The first switch is connected to a gate of the first MOS transistor. The second data line is connected to a drain of the second MOS transistor. The second switch is connected to a gate of the second MOS transistor. A source of the second MOS transistor is connected to a source of the first MOS transistor and the common signal line. The common signal is further connected to a source of the FET.
wherein the first switch and the second switch control a signal to be input to the first data line and the second data line on each column; a switch terminal of the first switch and a switch terminal of the second switch are both the gates of the MOS transistor.
According to an embodiment of the present disclosure, the FET is an N-channel metal-oxide semiconductor (NMOS) thin film transistor (TFT) or a transistor.
According to an embodiment of the present disclosure, the FET is a P-channel metal-oxide semiconductor (PMOS) TFT.
According to an embodiment of the present disclosure, two and more switches, data lines, and MOS transistor are arranged in the array test driving unit.
According to an embodiment of the present disclosure, the cell test circuit data signal line controls whether to light a pixel image up or not.
According to an embodiment of the present disclosure, a high voltage is imposed on the gate of the FET when the array test driving unit is conducted.
According to an embodiment of the present disclosure, a low voltage is imposed on the gate of the FET when a cell test circuit operates.
According to a second aspect of the present disclosure, a detecting circuit comprises a cell test circuit controlling signal line, a cell test circuit data signal line, two and more array test driving units and two and more field-effect transistors (FETs) arranged sequentially along the cell test circuit controlling signal line. The cell test circuit controlling signal line is connected to a gate of the FET. The cell test circuit controlling signal line is connected to a drain of the FET. Each of the array test driving units comprises a first switch, a first data line, a first a metal-oxide semiconductor (MOS) transistor, a second switch, a second MOS transistor, a second data line, and a common signal line. The first data line is connected to a drain of the first MOS transistor. The first switch is connected to a gate of the first MOS transistor. The second data line is connected to a drain of the second MOS transistor. The second switch is connected to a gate of the second MOS transistor. A source of the second MOS transistor is connected to a source of the first MOS transistor and the common signal line. The common signal is further connected to a source of the FET.
According to an embodiment of the present disclosure, the FET is an N-channel metal-oxide semiconductor (NMOS) thin film transistor (TFT) or a transistor.
According to an embodiment of the present disclosure, the FET is a P-channel metal-oxide semiconductor (PMOS) TFT.
According to an embodiment of the present disclosure, two and more switches, data lines, and MOS transistor are arranged in the array test driving unit.
According to an embodiment of the present disclosure, the first switch and the second switch control a signal to be input to the first data line and the second data line on each column.
According to an embodiment of the present disclosure, the cell test circuit data signal line controls whether to light a pixel image up or not.
According to an embodiment of the present disclosure, a switch terminal of the first switch and a switch terminal of the second switch are both the gates of the MOS transistor.
According to an embodiment of the present disclosure, a high voltage is imposed on the gate of the FET when the array test driving unit is conducted.
According to an embodiment of the present disclosure, a low voltage is imposed on the gate of the FET when a cell test circuit operates.
According to a third aspect of the present disclosure, a display device comprises a cell test circuit controlling signal line, a cell test circuit data signal line, two and more array test driving units and two and more field-effect transistors (FETs) arranged sequentially along the cell test circuit controlling signal line. The cell test circuit controlling signal line is connected to a gate of the FET. The cell test circuit controlling signal line is connected to a drain of the FET. Each of the array test driving units comprises a first switch, a first data line, a first a metal-oxide semiconductor (MOS) transistor, a second switch, a second MOS transistor, a second data line, and a common signal line. The first data line is connected to a drain of the first MOS transistor. The first switch is connected to a gate of the first MOS transistor. The second data line is connected to a drain of the second MOS transistor. The second switch is connected to a gate of the second MOS transistor. A source of the second MOS transistor is connected to a source of the first MOS transistor and the common signal line. The common signal is further connected to a source of the FET.
According to an embodiment of the present disclosure, the FET is an N-channel metal-oxide semiconductor (NMOS) thin film transistor (TFT) or a transistor.
According to an embodiment of the present disclosure, the FET is a P-channel metal-oxide semiconductor (PMOS) TFT.
According to an embodiment of the present disclosure, two and more switches, data lines, and MOS transistor are arranged in the array test driving unit.
The present disclosure brings a benefit: Compared with the related art, a cell test circuit controlling thin film transistor (TFT), a cell test circuit switch controlling signal line, and a cell test circuit data signal line are utilized in the present disclosure to effectively share the array test circuit and the cell test circuit. In this way, the space of the panel that the array test circuit and the space of the cell test circuit occupy are shrunk in separate tests, which is good for producing a panel with a narrow bezel and reducing the production cost.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
For the purpose of description rather than limitation, the following provides such specific details as a specific system structure, interface, and technology for a thorough understanding of the application. However, it is understandable by persons skilled in the art that the application can also be implemented in other embodiments not providing such specific details. In other cases, details of a well-known apparatus, circuit and method are omitted to avoid hindering the description of the application by unnecessary details.
In the disclosure, it is should be understood that spatially relative terms, such as “center”, “longitudinal”, “lateral”, “length”, “width”, “above”, “below”, “front”, “back”, “left”, “right”, “horizontal”, “vertical”, “top”, “bottom”, “inner”, “outer”, “clockwise”, “counterclockwise”, “axial”, “radial”, “circumferential”, and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The spatially relative terms are not limited to specific orientations depicted in the figures.
Please refer to
When a controlling switch SW which each of the MOS transistors corresponds to is turned on based on the two array driving unit circuits as illustrated in
The area 2 and the area 3 increase the circuit by increasing the added cell test circuit to control the switch to converse the array test testing circuit into the cell test testing circuit and vice versa. The array test testing circuit and cell test circuit share in the entire detecting circuit. When the array test circuit operates, a gate of the FET in the area 2 controlled by the cell test circuit is connected to a high voltage level, and the cell test circuit signal line CT_Data on the cell test circuit in the area 3 is connected to a high voltage. So the FET in the area 2 is on a turned-off state, and the signal fails to be connected to the common signal line AT_Data, which forms the array test circuit. When the cell test circuit operates, a gate of the FET in the area 2 controlled by the cell test circuit is connected to a low voltage level, and the cell test circuit signal line CT_Data on the cell test circuit in the area 3 is connected to the common signal line AT_Data. Meanwhile, an inputting signal on the array test is floating and unaffected to makes the cell test circuit operate normally. By changing the above two signals, in conjunction with the circuit proposed by the present disclosure, the array test circuit is integrated with the cell test circuit, which can be well applied to a panel with a narrow bezel.
The present disclosure further provides a display device. The display device includes a detecting circuit as introduced above inside. An array test testing circuit shares a cell test testing circuit.
From the above embodiments, a cell test circuit controlling thin film transistor (TFT), a cell test circuit switch controlling signal line, and a cell test circuit data signal line are utilized in the present disclosure to effectively share the array test circuit and the cell test circuit. In this way, the space of the panel that the array test circuit and the space of the cell test circuit occupy are shrunk in separate tests, which is good for producing a panel with a narrow bezel and reducing the production cost.
The present disclosure is described in detail in accordance with the above contents with the specific preferred examples. However, this present disclosure is not limited to the specific examples. For the ordinary technical personnel of the technical field of the present disclosure, on the premise of keeping the conception of the present disclosure, the technical personnel can also make simple deductions or replacements, and all of which should be considered to belong to the protection scope of the present disclosure.
Patent | Priority | Assignee | Title |
11893914, | Jan 20 2020 | Yungu (Gu' an) Technology Co., Ltd. | Test circuit and method for display panel and display panel |
Patent | Priority | Assignee | Title |
5764569, | Feb 25 1997 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Test structure and method to characterize charge gain in a non-volatile memory |
9147619, | Oct 02 2013 | Samsung Display Co., Ltd. | Organic light-emitting display panel |
20130020998, | |||
20150022211, | |||
20150109018, | |||
20160104402, | |||
20170025051, | |||
20170046992, | |||
CN104992651, | |||
CN206097859, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 07 2018 | ZHENG, YUAN | WUHAN CHINA STAR OPTOELECTRONICS SEMICONDUCTOR DISPLAY TECHNOLOGY CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048566 | /0960 | |
Jan 03 2019 | WUHAN CHINA STAR OPTOELECTRONICS SEMICONDUCTOR DISPLAY TECHNOLOGY CO., LTD. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 12 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Jun 22 2024 | 4 years fee payment window open |
Dec 22 2024 | 6 months grace period start (w surcharge) |
Jun 22 2025 | patent expiry (for year 4) |
Jun 22 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 22 2028 | 8 years fee payment window open |
Dec 22 2028 | 6 months grace period start (w surcharge) |
Jun 22 2029 | patent expiry (for year 8) |
Jun 22 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 22 2032 | 12 years fee payment window open |
Dec 22 2032 | 6 months grace period start (w surcharge) |
Jun 22 2033 | patent expiry (for year 12) |
Jun 22 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |