Some embodiments of the present disclosure provide an array substrate, a display panel and a display device. The array substrate includes a test circuit located in a non-display area, wherein the test circuit includes at least one stage of subcircuit, and the subcircuit includes at least one demux; except the first stage of subcircuit, the input ends of the demuxes in the subcircuit are connected with corresponding output ends of the demuxes in the previous stage of subcircuit; except the last stage of subcircuit, the output ends of the demuxes in the subcircuit are connected with corresponding input ends of the demuxes in the next stage of subcircuit; and the input end of the demux in the first stage of subcircuit is connected with a test terminal, and the output ends of the demuxes in the last stage of subcircuit are connected with signal lines in a display area.
|
1. An array substrate being divided into a display area and a peripheral non-display area, wherein the array substrate comprises:
a test circuit located in the non-display area;
wherein the test circuit comprises at least one stage of subcircuit;
the at least one stage of subcircuit comprises at least one demux; the at least one demux comprises an input end and a plurality of output ends, and the at least one demux is configured to provide signals of the input end to corresponding output ends under a control of a plurality of control lines;
except a first stage of subcircuit, an input end of a demux in each stage of subcircuit is connected with a corresponding output end of a demux in a previous stage of subcircuit;
except a last stage of subcircuit, output ends of the demuxes in each stage of subcircuit are connected with a corresponding input end of a demux in a next stage of subcircuit; and
an input end of a demux in the first stage of subcircuit is connected with a test terminal providing test signals, output ends of a demux in the last stage of subcircuit are connected with signal lines in the display area, and the control lines connected with all stages of subcircuits are connected with control terminals providing control signals;
wherein a quantity of demux in a stage of subcircuit is same as a quantity of output end of a demux in a previous stage of subcircuit preceding the stage of subcircuit.
2. The array substrate according to
the subcircuit comprises one demux, an input end of the demux in the subcircuit is connected with the test terminal, and output ends of the demux in the subcircuit are connected with the signal lines in the display area.
3. The array substrate according to
a first stage of subcircuit comprises one demux, and an input end of the multiplex in the first stage of subcircuit is connected with the test terminal; and
a second stage of subcircuit comprises a plurality of demuxes, input ends of the demuxes in the second stage of subcircuit are connected with output ends of the demux in the first stage of subcircuit in a one-to-one correspondence manner, and output ends of the demuxes in the second stage of subcircuit are connected with the signal lines in the display area.
4. The array substrate according to
a first stage of subcircuit comprises one demux, and an input end of the multiplex in the first stage of subcircuit is connected with the test terminal;
a second stage of sub circuit comprises a plurality of demuxes, and input ends of the demuxes in the second stage of subcircuit are connected with output ends of the demux in the first stage of subcircuit in a one-to-one correspondence manner; and
a third stage of subcircuit comprises a plurality of demuxes, input ends of the demuxes in the third stage of subcircuit are connected with output ends of the demuxes in the second stage of subcircuit in a one-to-one correspondence manner, and output ends of the demuxes in the third stage of sub circuit are connected with the signal lines in the display area.
5. The array substrate according to
the test circuits share the control lines.
6. The array substrate according to
gates of the first transistors are connected with corresponding control lines respectively, first electrodes of the first transistors are connected with the input end of the at least one demux, and second electrodes of the first transistors are connected with corresponding output ends of the demux respectively.
7. The array substrate according to
8. The array substrate according to
an input end of the first electrostatic discharge circuit is connected with one of two adjacent control lines, and an output end of the first electrostatic discharge circuit is connected with other one of two adjacent control lines.
9. The array substrate according to
a gate of the second transistor, a first electrode of the second transistor and a second electrode of the third transistor are all connected with one of two adjacent control lines; and
a second electrode of the second transistor, a gate of the third transistor and a first electrode of the third transistor are all connected with other one of two adjacent control lines.
10. The array substrate according to
an input end of the second electrostatic discharge circuit is connected with the output ends of the demuxes in the subcircuits, and an output end of the second electrostatic discharge circuit is connected with discharge lines.
11. The array substrate according to
12. The array substrate according to
a gate of the fourth transistor and a first electrode of the fourth transistor are connected with output ends of demuxes in corresponding subcircuit, and a second electrode of the fourth transistor is connected with the discharge lines;
a gate of the fifth transistor and a first electrode of the fifth transistor are connected with the output ends of the demuxes in the corresponding subcircuit, and a second electrode of the fifth transistor is connected with the discharge lines;
a gate of the sixth transistor and a first electrode of the sixth transistor are connected with the discharge lines, and a second electrode of the sixth transistor is connected with the output ends of the demuxes in the corresponding subcircuit; and
a gate of the seventh transistor and a first electrode of the seventh transistor are connected with the discharge lines, and a second electrode of the seventh transistor is connected with the output ends of the demuxes in the corresponding subcircuit.
13. A display panel, comprising the array substrate according to
the output ends of the demux in the last stage of subcircuit in the test circuit in the array substrate are connected with corresponding signal lines in the display panel.
|
This application is a National Stage of International Application No. PCT/CN2019/104969, filed on Sep. 9, 2019, which claims the priority to Chinese patent application No. 201821935327.8, filed with the China National Intellectual Property Administration on Nov. 22, 2018 and entitled “Array Substrate, Display Panel and Display Device”, the entire contents of which are hereby incorporated by reference.
The present disclosure relates to the technical field of display, in particular to an array substrate, a display panel and a display device.
With the rapid development of display technologies, the requirement on the quality of a display panel becomes higher and higher, so it is particularly important to test the various performances of the display panel.
In the display panel, a test circuit is arranged in a non-display area of an array substrate, and the testing of the display panel is mainly carried out by providing a first data signal to odd-row data lines in the display panel and a second data signal to even-row data lines of the display panel, so long as it is ensured that the polarities of the data signals provided to the odd-row data lines and the even-row data lines are opposite.
Some embodiments of the present disclosure provide an array substrate which is divided into a display area and a peripheral non-display area, wherein the array substrate includes:
a test circuit located in the non-display area; wherein
the test circuit includes at least one stage of subcircuit;
the at least one stage of subcircuit comprises at least one demux; the at least one demux comprises an input end and a plurality of output ends, and the at least one demux is configured to provide signals of the input end to corresponding output ends under a control of a plurality of control lines; except a first stage of subcircuit, an input end of a demux in each stage of subcircuit is connected with a corresponding output end of a demux in a previous stage of subcircuit;
except a last stage of subcircuit, output ends of the demuxes in each stage of subcircuit are connected with a corresponding input end of a demux in a next stage of subcircuit; and
an input end of a demux in the first stage of subcircuit is connected with a test terminal providing test signals, output ends of a demux in the last stage of subcircuit are connected with signal lines in the display area, and the control lines connected with all stages of subcircuits are connected with control terminals providing control signals.
Alternatively, in some embodiments of the present disclosure, a quantity of demux in a stage of subcircuit is same as a quantity of output end of a demux in a previous stage of subcircuit preceding the stage of subcircuit.
Alternatively, in some embodiments of the present disclosure, the test circuit includes: one stage of subcircuit; and
the subcircuit comprises one demux, an input end of the demux in the subcircuit is connected with the test terminal, and output ends of the demux in the subcircuit are connected with the signal lines in the display area.
Alternatively, in some embodiments of the present disclosure, the test circuit includes two stages of subcircuits;
a first stage of subcircuit comprises one demux, and an input end of the multiplex in the first stage of subcircuit is connected with the test terminal; and
a second stage of subcircuit comprises a plurality of demuxes, input ends of the demuxes in the second stage of sub circuit are connected with output ends of the demux in the first stage of subcircuit in a one-to-one correspondence manner, and output ends of the demuxes in the second stage of subcircuit are connected with the signal lines in the display area.
Alternatively, in some embodiments of the present disclosure, the test circuit includes three stages of subcircuits;
a first stage of subcircuit comprises one demux, and an input end of the multiplex in the first stage of subcircuit is connected with the test terminal;
a second stage of subcircuit comprises a plurality of demuxes, and input ends of the demuxes in the second stage of subcircuit are connected with output ends of the demux in the first stage of subcircuit in a one-to-one correspondence manner; and
a third stage of subcircuit comprises a plurality of demuxes, input ends of the demuxes in the third stage of subcircuit are connected with output ends of the demuxes in the second stage of subcircuit in a one-to-one correspondence manner, and output ends of the demuxes in the third stage of subcircuit are connected with the signal lines in the display area.
Alternatively, in some embodiments of the present disclosure, the array substrate includes a plurality of test circuits; and
the test circuits share the control lines.
Alternatively, in some embodiments of the present disclosure, the at least one demux comprises a plurality of first transistors; and
gates of the first transistors are connected with corresponding control lines respectively, first electrodes of the first transistors are connected with the input end of the at least one demux, and second electrodes of the first transistors are connected with corresponding output ends of the demux respectively.
Alternatively, in some embodiments of the present disclosure, the first transistors are a double-gate transistors.
Alternatively, in some embodiments of the present disclosure, a first electrostatic discharge circuit is arranged between every two adjacent control lines; and
an input end of the first electrostatic discharge circuit is connected with one of two adjacent control lines, and an output end of the first electrostatic discharge circuit is connected with other one of two adjacent control lines.
Alternatively, in some embodiments of the present disclosure, the first electrostatic discharge circuit includes a second transistor and a third transistor, wherein
a gate of the second transistor, a first electrode of the second transistor and a second electrode of the third transistor are all connected with one of two adjacent control lines; and
a second electrode of the second transistor, a gate of the third transistor and a first electrode of the third transistor are all connected with other one of two adjacent control lines.
Alternatively, in some embodiments of the present disclosure, except the last stage of subcircuit, the output ends of the subcircuits are provided with a second electrostatic discharge circuit; and
an input end of the second electrostatic discharge circuit is connected with the output ends of the demuxes in the subcircuits, and an output end of the second electrostatic discharge circuit is connected with discharge lines.
Alternatively, in some embodiments of the present disclosure, the second electrostatic discharge circuit includes at least one discharge subcircuit, and discharge subcircuits are arranged in series or in parallel.
Alternatively, in some embodiments of the present disclosure, the at least one the discharge subcircuit includes a fourth transistor, a fifth transistor, a sixth transistor and a seventh transistor, wherein
a gate of the fourth transistor and a first electrode of the fourth transistor are connected with output ends of demuxes in corresponding subcircuit, and a second electrode of the fourth transistor is connected with the discharge lines;
a gate of the fifth transistor and a first electrode of the fifth transistor are connected with the output ends of the demuxes in the corresponding subcircuit, and a second electrode of the fifth transistor is connected with the discharge lines;
a gate of the sixth transistor and a first electrode of the sixth transistor are connected with the discharge lines, and a second electrode of the sixth transistor is connected with the output ends of the demuxes in the corresponding subcircuit; and
a gate of the seventh transistor and a first electrode of the seventh transistor are connected with the discharge lines, and a second electrode of the seventh transistor is connected with the output ends of the demuxes in the corresponding subcircuit.
Correspondingly, some embodiments of the present disclosure also provide a display panel, including any one of the above array substrates provided by some embodiments of the present disclosure; and
the output ends of the demuxes in the last stage of subcircuit in the test circuit in the array substrate are connected with corresponding signal lines in the display panel.
Correspondingly, some embodiments of the present disclosure also provide a display device, including the above display panel provided by some embodiments of the present disclosure.
In order to make the purpose, technical solution and advantages of the present disclosure clearer, the specific implementation of an array substrate, a display panel and a display device provided by some embodiments of the present disclosure will be described in detail below in conjunction with the accompanying drawings. It should be understood that the preferred embodiments described below are only used to illustrate and explain the present disclosure and are not used to limit the present disclosure. Besides, some embodiments in the present application and the features in some embodiments may be combined with each other without conflict.
Some embodiments of the present disclosure provide an array substrate, as shown in
a test circuit 10 located in the non-display area B-B; wherein
the test circuit 10 includes at least one stage of subcircuit (
each subcircuit includes at least one demux DEM; each demux DEM includes one input end Q and a plurality of output ends O, and each demux DEM is configured to provide signals of the input end Q to the corresponding output ends O under the control of a plurality of control lines Con;
except the first stage of subcircuit 11, the input ends Q of the demuxes DEM in each stage of subcircuit are connected with the corresponding output ends O of the demuxes DEM in the previous stage of subcircuit 11;
except the last stage of subcircuit 21, the output ends of the demuxes DEM in each stage of subcircuit are connected with the corresponding input ends Q of the demuxes DEM in the next stage of subcircuit; and
the input end Q of the demux DEM in the first stage of subcircuit 11 is connected with a test terminal p1 providing test signals, the output ends of the demuxes DEM in the last stage of subcircuit 21 are connected with signal lines da in the display area, and the control lines Con connected with all stages of subcircuits are connected with control terminals p2 providing control signals.
Specifically, the array substrate provided by the present disclosure includes at least one stage of subcircuit; each subcircuit includes at least one demux, each demux includes one input end and a plurality of output ends, and each demux is configured to provide signals of the input end to the corresponding output ends under the control of a plurality of control lines; except the first stage of sub circuit, the input ends of the demuxes in each stage of subcircuit are connected with the corresponding output ends of the demuxes in the previous stage of subcircuit; except the last stage of subcircuit, the output ends of the demuxes in each stage of subcircuit are connected with the corresponding input ends of the demuxes in the next stage of subcircuit; and the input end of the demux in the first stage of subcircuit is connected with a test terminal providing test signals, the output ends of the demuxes in the last stage of subcircuit are connected with signal lines in the display area, and the control lines connected with all stages of subcircuits are connected with control terminals providing control signals. The above structure of the array substrate enables sub-pixels in each area of the display panel to be independently controlled, so that the display panel can display complex test pictures, which facilitates the detection of various defects of the display panel.
Alternatively, in the array substrate provided by some embodiments of the present disclosure, the number of the demuxes DEM in a certain stage of subcircuit 21 is the same as the number of the output ends O of the demuxes DEM in the previous stage of subcircuit 11. Therefore, the number of signal lines to which the test circuit can be connected is the largest.
Alternatively, in the array substrate provided by the present disclosure, as shown in
the subcircuit includes one demux DEM, an input end Q of the demux DEM in the subcircuit is connected with the test terminal p1, and output ends O of the demux DEM in the subcircuit are connected with the signal lines da in the display area.
It should be noted that
Alternatively, in the array substrate provided by the present disclosure, as shown in
the first stage of sub circuit 11 includes one demux DEM, and an input end Q of the multiplex DEM in the first stage of subcircuit 11 is connected with the test terminal p1; and
the second stage of subcircuit 21 includes a plurality of demuxes DEM, input ends Q of the demuxes DEM in the second stage of subcircuit 21 are connected with output ends O of the demux DEM in the first stage of sub circuit 11 in a one-to-one correspondence mode, and output ends O of the demuxes DEM in the second stage of subcircuit 21 are connected with the signal lines da in the display area.
It should be noted that
Alternatively, in the array substrate provided by the present disclosure, as shown in
the first stage of sub circuit 11 includes one demux DEM, and an input end Q of the multiplex DEM in the first stage of subcircuit 11 is connected with the test terminal p1;
the second stage of subcircuit 21 includes a plurality of demuxes DEM, and input ends Q of the demuxes DEM in the second stage of subcircuit 21 are connected with output ends O of the demux DEM in the first stage of subcircuit 11 in a one-to-one correspondence mode; and
the third stage of subcircuit 31 includes a plurality of demuxes DEM, input ends Q of the demuxes DEM in the third stage of subcircuit 31 are connected with output ends O of the demuxes DEM in the second stage of subcircuit 21 in a one-to-one correspondence mode, and output ends O of the demuxes DEM in the third stage of subcircuit 31 are connected with the signal lines da in the display area.
It should be noted that in
Specifically, in the array substrate provided by the present disclosure, the test circuit structure shown in
Alternatively, in the array substrate provided by the present disclosure, the array substrate includes a plurality of test circuits; and
the test circuits share the control lines.
Specifically, in the array substrate provided by the present disclosure, when a plurality of signal lines in the array substrate need to be tested, a plurality of the test circuits in the above embodiments can be provided in the non-display area of the array substrate, wherein various test circuits can share the control lines, thereby reducing wiring.
Alternatively, in the array substrate provided by the present disclosure, as shown in
gates of the first transistors T1 are connected with the corresponding control lines Con respectively, first electrodes of the first transistors T1 are connected with the input end Q of the demux, and second electrodes of the first transistors T1 are connected with the corresponding output ends O of the demux respectively.
It should be noted that, as shown in
Specifically, in the array substrate provided by some embodiments of the present disclosure, each first transistor is controlled by one control line, and control signals are provided to the gates of the first transistors according to test pictures to be displayed on the display panel, so as to control on or off of the first transistors; in each stage of subcircuit, the first electrodes of all the first transistors are connected with the same input end, that is, receive test signals provided by the same test signal line, even so, the timing of the test signals provided by the test signal line can be designed, so that different signals can be provided to corresponding signal lines, and complex test pictures can be displayed; and except that the second electrodes of the first transistors in the last stage of sub circuit are connected to the corresponding signal lines in the display area, the second electrodes of the first transistors in each other stage of subcircuit are connected to the corresponding input ends of the next stage of subcircuit.
Alternatively, in the array substrate provided by the present disclosure, each first transistor is a double-gate transistor.
Specifically, in the array substrate provided by some embodiments of the present disclosure, by adopting double-gate transistors as the first transistors, leakage current of the first transistors can be reduced, so as to reduce energy consumption and improve the stability of signal transmission.
Alternatively, in the array substrate provided by the present disclosure, as shown in
an input end of each first electrostatic discharge circuit 3 is connected with one control line Con, and an output end of each first electrostatic discharge circuit 3 is connected with another adjacent control line Con.
Specifically, in the array substrate provided by some embodiments of the present disclosure, static electricity existing on various control lines can be evacuated by the first electrostatic discharge circuits, so that the influence of accumulation of static electricity on signals on the control lines can be avoided. Any structure capable of realizing static electricity transmission is within the protection scope of the present disclosure and is not specifically limited herein.
Alternatively, in the array substrate provided by the present disclosure, as shown in
a gate of the second transistor T2, a first electrode of the second transistor T2 and a second electrode of the third transistor T3 are all connected with one control line Con; and
a second electrode of the second transistor T2, a gate of the third transistor T3 and a first electrode of the third transistor T3 are all connected with another control line Con.
Specifically, in the array substrate provided by some embodiments of the present disclosure, when accumulation of static electricity occurs on one control line, the voltages of the gate and the first electrode of the corresponding second transistor are increased, the second transistor is turned on, and the accumulated static electricity is transmitted to another control line to realize evacuation of static electricity; and when accumulation of static electricity occurs on another control line, the voltages of the gate and the first electrode of the corresponding third transistor are increased, the third transistor is turned on, and the accumulated static electricity is transmitted to the adjacent control line to realize evacuation of static electricity.
Alternatively, in the array substrate provided by the present disclosure, as shown in
input ends of the second electrostatic discharge circuits 4 are connected with the output ends O of the demuxes in the subcircuits, and output ends of the second electrostatic discharge circuits are connected with discharge lines Com.
Specifically, in the array substrate provided by the present disclosure, when accumulation of static electricity occurs on the output ends of the subcircuits, the second electrostatic discharge circuits supply static electricity at the output ends to the discharge line to realize electrostatic discharge.
Alternatively, in the array substrate provided by the present disclosure, each second electrostatic discharge circuit includes at least one discharge subcircuit, and the discharge subcircuits are arranged in series or in parallel.
Alternatively, in the array substrate provided by the present disclosure, as shown in
a gate of the fourth transistor T4 and a first electrode of the fourth transistor T4 are both connected with the output ends O1 of the demuxes in the corresponding subcircuit, and a second electrode of the fourth transistor T4 is connected with the discharge line Com;
a gate of the fifth transistor T5 and a first electrode of the fifth transistor T5 are both connected with the output ends O1 of the demuxes in the corresponding subcircuit, and a second electrode of the fifth transistor is connected with the discharge line Com;
a gate of the sixth transistor T6 and a first electrode of the sixth transistor T6 are both connected with the discharge line Com, and a second electrode of the sixth transistor T6 is connected with the output ends O1 of the demuxes in the corresponding subcircuit; and
a gate of the seventh transistor T7 and a first electrode of the seventh transistor T7 are both connected with the discharge line Com, and a second electrode of the seventh transistor T7 is connected with the output ends O1 of the demuxes in the corresponding subcircuit.
It should be noted that when transistors in each second electrostatic discharge circuit are polysilicon transistors, two discharge subcircuits need to be arranged, input ends of the two discharge subcircuits are connected with the corresponding output end of the corresponding subcircuit, an output end of one discharge subcircuit is connected with one discharge line, and an output end of the other discharge subcircuit is connected with another discharge line, wherein the potentials of the two discharge lines are opposite; and when transistors in each second electrostatic discharge circuit are monocrystalline silicon transistors, only one discharge subcircuit needs to be arranged, an input end of the discharge subcircuit is connected with the corresponding output end of the corresponding subcircuit, an output end of the discharge subcircuit is connected with a discharge line, and the discharge line is generally connected with low voltage or grounded. The structure of the discharge subcircuit is not limited to the structure shown in
The transistor mentioned in the above embodiment of the present disclosure may be a thin film transistor (TFT) or a metal oxide semiconductor field-effect transistor (MOS), which is not limited here. In specific implementation, a control electrode of each transistor serves as its gate, and the first electrode can serve as a source and the second electrode can serve as a drain, or the first electrode serves as the drain and the second electrode serves as the source according to the transistor type and input signals, which is not specifically limited here.
Based on the same inventive concept, some embodiments of the present disclosure also provide a display panel, which includes any one of array substrates provided in the above embodiments; and
the output ends of the demuxes in the last stage of subcircuit in each test circuit in the array substrate are connected with the corresponding signal lines in the display panel.
The implementation and principle of the display panel are the same as the implementation and principle of the array substrate in the above embodiments, so the specific implementation of the display panel can be performed with reference to the specific implementation of the array substrate in the above embodiments and will not be repeated here.
Based on the same inventive concept, some embodiments of the present disclosure also provide a display device, including the display panel provided by the above embodiment.
The display device may be any product or component with a display function such as a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame and a navigator. For the implementation of the display device, please refer to the above embodiment of the gate drive circuit, which will not be repeated here.
According to the array substrate, the display panel and the display device provided by some embodiments of the present disclosure, the array substrate includes at least one stage of subcircuit; each subcircuit includes at least one demux; each demux includes one input end and a plurality of output ends, and each demux is configured to provide signals of the input end to the corresponding output ends under the control of a plurality of control lines; except the first stage of subcircuit, the input ends of the demuxes in each stage of subcircuit are connected with the corresponding output ends of the demuxes in the previous stage of subcircuit; except the last stage of subcircuit, the output ends of the demuxes in each stage of subcircuit are connected with the corresponding input ends of the demuxes in the next stage of sub circuit; and the input end of the demux in the first stage of subcircuit is connected with a test terminal providing test signals, the output ends of the demuxes in the last stage of sub circuit are connected with signal lines in the display area, and the control lines connected with all stages of subcircuits are connected with control terminals providing control signals. The above structure of the array substrate enables sub-pixels in each area of the display panel to be independently controlled, so that the display panel can display complex test pictures, which facilitates the detection of various defects of the display panel.
Obviously, those skilled in the art can make various changes and modifications to the present disclosure without departing from the spirit and scope of the present disclosure. Thus, the present disclosure is also intended to include such modifications and variations if they fall within the scope of the claims of the present disclosure and their equivalents.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
9653041, | Jul 22 2014 | Japan Display Inc. | Image display device and method of displaying image |
20100066383, | |||
20160071463, | |||
20180284926, | |||
20180330653, | |||
CN101364022, | |||
CN106019672, | |||
CN107065336, | |||
CN206516324, | |||
CN209232376, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 09 2019 | BOE TECHNOLOGY GROUP CO., LTD. | (assignment on the face of the patent) | / | |||
Feb 24 2020 | LONG, CHUNPING | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052356 | /0966 |
Date | Maintenance Fee Events |
Apr 09 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Oct 19 2024 | 4 years fee payment window open |
Apr 19 2025 | 6 months grace period start (w surcharge) |
Oct 19 2025 | patent expiry (for year 4) |
Oct 19 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 19 2028 | 8 years fee payment window open |
Apr 19 2029 | 6 months grace period start (w surcharge) |
Oct 19 2029 | patent expiry (for year 8) |
Oct 19 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 19 2032 | 12 years fee payment window open |
Apr 19 2033 | 6 months grace period start (w surcharge) |
Oct 19 2033 | patent expiry (for year 12) |
Oct 19 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |