A burn-in resilient integrated circuit is provided. The burn-in resilient integrated circuit includes an inverter chain and a plurality of inverter circuits on the inverter chain. The burn-in resilient integrated circuit also includes a loop providing an electrical connection from an output of the inverter chain to an input of the inverter chain. The loop is selectable in accordance with a burn-in operation.
|
5. A method comprising:
receiving an engage signal corresponding to a burn-in operation at an enable pin of a multiplexer of a burn-in resilient integrated circuit, the burn-in resilient integrated circuit comprising:
an inverter chain;
a plurality of inverter circuits on the inverter chain, wherein a number of the plurality of inverter circuits is even;
the multiplexer comprising the enable pin; and
a selectable loop comprising an additional inverter, wherein the selectable loop provides an electrical connection for a feedback signal from an output of the inverter chain to an input of the inverter chain via the additional inverter and the multiplexer; and
based on receiving the engage signal corresponding to the burn-in operation, activate the selectable loop, wherein activating the selectable loop causes the feedback signal in the burn-in resilient integrated circuit to oscillate; and
based on not receiving the engage signal corresponding to the burn-in operation at the enable pin, deactivating the selectable loop, wherein the feedback signal is not provided from the output of the inverter chain to the input of the inverter chain based on the selectable loop being deactivated.
1. A burn-in resilient integrated circuit comprising:
an inverter chain;
a plurality of inverter circuits on the inverter chain, wherein a number of the plurality of inverter circuits is even;
a multiplexer comprising an enable pin; and
a selectable loop comprising an additional inverter, wherein the selectable loop provides an electrical connection for a feedback signal from an output of the inverter chain to an input of the inverter chain via the additional inverter and the multiplexer, the burn-in resilient integrated circuit configured to:
receive an engage signal corresponding to a burn-in operation at the enable pin; and
based on receiving the engage signal corresponding to the burn-in operation, activate the selectable loop, wherein activating the selectable loop causes the feedback signal in the burn-in resilient integrated circuit to oscillate,
wherein the burn-in resilient integrated circuit further configured to:
based on not receiving the engage signal corresponding to the burn-in operation at the enable pin, deactivate the selectable loop, wherein the feedback signal is not provided from the output of the inverter chain to the input of the inverter chain based on the selectable loop being deactivated.
3. A processor comprising a burn-in resilient integrated circuit comprising:
an inverter chain;
a plurality of inverter circuits on the inverter chain, wherein a number of the plurality of inverter circuits is even;
a multiplexer comprising an enable pin; and
a selectable loop comprising an additional inverter, wherein the selectable loop provides an electrical connection for a feedback signal from an output of the inverter chain to an input of the inverter chain via the additional inverter and the multiplexer, the burn-in resilient integrated circuit configured to:
receive an engage signal corresponding to a burn-in operation at the enable pin; and
based on receiving the engage signal corresponding to the burn-in operation, activate the selectable loop, wherein activating the selectable loop causes the feedback signal in the burn-in resilient integrated circuit to oscillate,
wherein the burn-in resilient integrated circuit further configured to:
based on not receiving the engage signal corresponding to the burn-in operation at the enable pin, deactivate the selectable loop, wherein the feedback signal is not provided from the output of the inverter chain to the input of the inverter chain based on the selectable loop being deactivated.
2. The burn-in resilient integrated circuit of
4. The processor of
6. The method of
|
The disclosure relates generally to processors, and more specifically, to a burn-in resilient integrated circuit for processors.
In general, skitter is a cognomen for skew and jitter measurements. A skitter circuit is a component of an integrated circuit and allows for measuring periodic signals. More particularly, skitter circuits can only detect transitions, but whether a signal is rising or falling remains unknown or needs to be derived from other data. Further, current skitter circuits also lack mechanisms for accommodating burn-in operations for a processor. Burn-in, in general, is a method to find and sort out processors that would otherwise fail very early in their life cycle. During burn-in operations, the processors operate with high voltage and high temperature that cause design weaknesses to show up fast.
According to one or more embodiments, a burn-in resilient integrated circuit is provided. The burn-in resilient integrated circuit includes an inverter chain and a plurality of inverter circuits on the inverter chain. The burn-in resilient integrated circuit also includes a loop providing an electrical connection from an output of the inverter chain to an input of the inverter chain. The loop is selectable in accordance with a burn-in operation.
According to one or more embodiments, the above burn-in resilient integrated circuit can be implemented in a processor and/or a system.
Additional features and advantages are realized through the techniques of the present disclosure. Other embodiments and aspects of the disclosure are described in detail herein. For a better understanding of the disclosure with the advantages and the features, refer to the description and to the drawings.
The subject matter is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The foregoing and other features, and advantages of the embodiments herein are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
Various embodiments of the invention are described herein with reference to the related drawings. Alternative embodiments of the invention can be devised without departing from the scope of this invention. Various connections and positional relationships (e.g., over, below, adjacent, etc.) are set forth between elements in the following description and in the drawings. These connections and/or positional relationships, unless specified otherwise, can be direct or indirect, and the present invention is not intended to be limiting in this respect. Accordingly, a coupling of entities can refer to either a direct or an indirect coupling, and a positional relationship between entities can be a direct or indirect positional relationship. Moreover, the various tasks and process steps described herein can be incorporated into a more comprehensive procedure or process having additional steps or functionality not described in detail herein.
The following definitions and abbreviations are to be used for the interpretation of the claims and the specification. As used herein, the terms “comprises,” “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a composition, a mixture, process, method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such composition, mixture, process, method, article, or apparatus.
Additionally, the term “exemplary” is used herein to mean “serving as an example, instance or illustration.” Any embodiment or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other embodiments or designs. The terms “at least one” and “one or more” may be understood to include any integer number greater than or equal to one, i.e., one, two, three, four, etc. The terms “a plurality” may be understood to include any integer number greater than or equal to two, i.e., two, three, four, five, etc. The term “connection” may include both an indirect “connection” and a direct “connection.”
The terms “about,” “substantially,” “approximately,” and variations thereof, are intended to include the degree of error associated with measurement of the particular quantity based upon the equipment available at the time of filing the application. For example, “about” can include a range of ±8% or 5%, or 2% of a given value.
For the sake of brevity, conventional techniques related to making and using aspects of the invention may or may not be described in detail herein. In particular, various aspects of computing systems and specific computer programs to implement the various technical features described herein are well known. Accordingly, in the interest of brevity, many conventional implementation details are only mentioned briefly herein or are omitted entirely without providing the well-known system and/or process details.
Turning now to an overview of technologies that are more specifically relevant to aspects of the invention, as discussed above, current skitter circuits lack mechanisms for accommodating burn-in operations for a processor (i.e., devoid of burn-in resiliency).
Referring now to
The latches 108 are clocked in accordance with clocks c1 and c2. Clocks c1 and c2 are derived from a global clock 112, which may be a chip clock or even a local clock for a portion of an integrated circuit chip. Clock 112 may be split in a local clock block (LCB) 114, such that c1 and c2 are the data capture and data launch clocks which are derived from the same clock global signal, running along different conductors. In one embodiment, c1 operates a master latch and c2 operates a slave latch in latches 108. (However, for some master-slave latches, only one clock is needed.) The rising edge of the clock may trigger the master, and the falling edge of the clock may trigger the slave. Latches 108 are operated in accordance with c1 and c2 to pass sampled data received from the inverter chain. Any number of latches 108 may be employed to correspond with a structure or bandwidth of a given device and may be changed as needed.
A multiplexer 116 may selectively switch between different clock signals, which are input to the skitter circuit 200 for edge detection. The initial inverter circuit 104 and sampling latch data is an alternating pattern of 1's and 0's. Edges of the clock signal result in mid-cycle edges and full cycle edges. By analyzing the latch outputs, a sequence of binary data results in an alternating pattern where the edges or transitions are denoted by binary digits of a same value adjacent to one another (e.g., 11 or 00). The latch outputs are coupled to exclusive NOR gates (XNOR) 118 or other equivalent logic. The XNOR gates 118 test whether adjacent latches 108 have the same data value. The XNOR gates 118 determine edge locations for internal pulses.
In accordance with one or more embodiments, an operation of the skitter circuit 100 is described. Assuming input clock can be static; all inverters (e.g., inverter circuits 104) are also static and their outputs have inverted signals of their inputs. These Boolean values are latched by registers (e.g., latches 108) and then XNORed (e.g., XNOR gates 118). The Boolean XNOR function yields one if both inputs are equal. In the static case assumed here, this cannot be the case. Thus, the outputs of all XNOR gates 118 are zero.
Assuming that the selected input at the multiplexer 116 has a rising transition and all registers (e.g., latches 108) are being latched when the inverter (e.g., initial inverter circuit 104) is switching, the input of the inverter has already switched from zero to one while the output of the inverter has not yet made the transition and remains at one as well. In this instance, both input and output of the inverter are one, and the output of the corresponding XNOR will also be one. The skitter circuit 100, thus, yields a sequence of zeros and ones with the ones representing a transition of the signal under test. As the delay of the inverters can be assumed to be nearly constant this allows for judging on duty-cycle, jitter, and skews.
With respect to burn-in operations (a.k.a., stress-test including high voltage and high temperatures) on a processor comprising the skitter circuit 100, the skitter circuit 100 is turned off. For instance, the skitter circuit 100 is a measurement only circuit that is only used in a bring-up operation (e.g., a processor design debug). Therefore, to save power, the skitter circuit 100 is disabled when the processor is functional operation mode (i.e., not debug mode). Usually, this functional operation mode is used during processor burn-in.
When the skitter circuit 100 is turned off, internal nets of the skitter circuit 100 are not switching and specific transistors of the inverter circuits 104 remain open (i.e., always the same transistors if the inverters are active), while others remain closed. Unfortunately, because the open transistors fully experience the burn-in operations, these transistors are aging more than the closed transistors (e.g., asynchronous aging). For instance, due to leakage, the open transistors will drive current while the closed transistors do not. Asynchronous aging equates to the open transistors getting slower (increased intrinsic delay) at a significantly accelerated rate greater than the closed transistors (the inactive transistors are not facing any aging). Further, this skewed delay for the transistors is causing different delays for the rising vs. falling clock edges traveling thru the skitter circuit 100. Practically, when using the skitter circuit 100 after a burn-in, the skitter circuit 100 shows a duty cycle distortion of a clock that is only caused be the skitter circuit 100 itself.
Turning now to an overview of the aspects of the invention, one or more embodiments of the invention address the above-described shortcomings of the prior art by providing a burn-in resilient integrated circuit in a processor. More particularly, the burn-in resilient integrated circuit uses a chain to feedback a signal to an input of the inverter chain during burn-in operations to toggle the inverter chain and avoid asynchronous aging. Note that the burn-in resilient integrated circuit may be implemented in a processor, a system, or combination thereof.
Turning now to
The integrated circuit 200 includes a loop 230 from the inverter circuit 224 to the multiplexer 116. An inverter 231 is located on the loop 230, and the multiplexer 116 includes an enable pin 232 for selecting the loop 230 as an input to the inverter chain (e.g., to enable the ring oscillator mode). When the enable pin 232 is engaged, the loop 230 is activated and the plurality of inverter circuits 104 of the integrated circuit 200 increases by one (to make an odd number). In turn, the integrated circuit 200 can be referred to as an inverted inverter chain and provides a feedback signal to an input of a inverter chain therein via the multiplexer 116. More particularly, during burn-in operation, the inverted inverter chain output (e.g., output of the inverting circuit 224) is fed back to its input (e.g., input of the initial inverting circuit 104) to implement a long ring oscillator that will guarantee the plurality of inverter circuits 104 switch/toggle. Note that only the inverter chain is driven by the feedback while the LCB 114 are not clocked.
In accordance with one or more embodiments, the ring oscillator frequency f is based on an inverting delay D according to Equation 1.
f=1/(2*D) Equation 1
For example, assuming the inverting delay of one nanosecond for an inverter chain of 150 inverters (e.g., inverter circuits 104), the frequency is 3.33 MHz (which is much slower than state of the art clocks, i.e., because the integrated circuit 200 uses less power).
Turning now to
The integrated circuit 300 includes a loop 330 from the inverting circuit 324 to the multiplexer 116. The multiplexer 116 includes an enable pin 332 for selecting the loop 330 as an input to the inverter chain (e.g., to enable the ring oscillator mode). Note that the loop 330 does not include an inverter (in contrast to the inverter 231 of
When the enable pin 332 is engaged, the loop 330 is activated and provides a feedback signal to an input of a inverter chain via the multiplexer 116. More particularly, during burn-in operation, the inverter chain output (e.g., output of the inverting circuit 324) is fed back to its input (e.g., input of the initial inverting circuit 104) to implement a long ring oscillator that will guarantee the plurality of inverter circuits 104 switch/toggle. Note that only the inverter chain is driven by the feedback while the LCB 114 are not clocked.
Turning to
The process flow 400 starts at block 410 and proceeds to decision block 420. At decision block 420, the processor including the burn-in resilient integrated circuit determines whether a burn-in operation will occur. If yes, the process flow 400 proceeds to block 430, where the burn in mode is activated. For example, the enable pin 232 and 332 is engaged (i.e., :=on) and the burn-in resilient integrated circuit oscillates. If no, the process flow 400 proceeds to decision block 440.
At decision block 440, the processor including the burn-in resilient integrated circuit determines whether a bring-up operation will occur. If no, the process flow 400 proceeds to block 460 where the processor is placed into a function operation mode and the burn-in resilient integrated circuit is unused. For example, the enable pin 232 and 332 is not engaged (i.e., :=off). If yes, the process flow 400 proceeds to block 480 where the processor is placed into a function operation mode and the burn-in resilient integrated circuit measures waveforms. For example, the enable pin 232 and 332 is not engaged (i.e., :=off).
The present invention may be a system, a method, and/or a computer program product at any possible technical detail level of integration. The computer program product may include a computer readable storage medium (or media) having computer readable program instructions thereon for causing a processor to carry out aspects of the present invention.
The computer readable storage medium can be a tangible device that can retain and store instructions for use by an instruction execution device. The computer readable storage medium may be, for example, but is not limited to, an electronic storage device, a magnetic storage device, an optical storage device, an electromagnetic storage device, a semiconductor storage device, or any suitable combination of the foregoing. A non-exhaustive list of more specific examples of the computer readable storage medium includes the following: a portable computer diskette, a hard disk, a random access memory (RAM), a read-only memory (ROM), an erasable programmable read-only memory (EPROM or Flash memory), a static random access memory (SRAM), a portable compact disc read-only memory (CD-ROM), a digital versatile disk (DVD), a memory stick, a floppy disk, a mechanically encoded device such as punch-cards or raised structures in a groove having instructions recorded thereon, and any suitable combination of the foregoing. A computer readable storage medium, as used herein, is not to be construed as being transitory signals per se, such as radio waves or other freely propagating electromagnetic waves, electromagnetic waves propagating through a waveguide or other transmission media (e.g., light pulses passing through a fiber-optic cable), or electrical signals transmitted through a wire.
Computer readable program instructions described herein can be downloaded to respective computing/processing devices from a computer readable storage medium or to an external computer or external storage device via a network, for example, the Internet, a local area network, a wide area network and/or a wireless network. The network may comprise copper transmission cables, optical transmission fibers, wireless transmission, routers, firewalls, switches, gateway computers and/or edge servers. A network adapter card or network interface in each computing/processing device receives computer readable program instructions from the network and forwards the computer readable program instructions for storage in a computer readable storage medium within the respective computing/processing device.
Computer readable program instructions for carrying out operations of the present invention may be assembler instructions, instruction-set-architecture (ISA) instructions, machine instructions, machine dependent instructions, microcode, firmware instructions, state-setting data, configuration data for integrated circuitry, or either source code or object code written in any combination of one or more programming languages, including an object oriented programming language such as Smalltalk, C++, or the like, and procedural programming languages, such as the “C” programming language or similar programming languages. The computer readable program instructions may execute entirely on the user's computer, partly on the user's computer, as a stand-alone software package, partly on the user's computer and partly on a remote computer or entirely on the remote computer or server. In the latter scenario, the remote computer may be connected to the user's computer through any type of network, including a local area network (LAN) or a wide area network (WAN), or the connection may be made to an external computer (for example, through the Internet using an Internet Service Provider). In some embodiments, electronic circuitry including, for example, programmable logic circuitry, field-programmable gate arrays (FPGA), or programmable logic arrays (PLA) may execute the computer readable program instructions by utilizing state information of the computer readable program instructions to personalize the electronic circuitry, in order to perform aspects of the present invention.
Aspects of the present invention are described herein with reference to flowchart illustrations and/or block diagrams of methods, apparatus (systems), and computer program products according to embodiments of the invention. It will be understood that each block of the flowchart illustrations and/or block diagrams, and combinations of blocks in the flowchart illustrations and/or block diagrams, can be implemented by computer readable program instructions.
These computer readable program instructions may be provided to a processor of a general purpose computer, special purpose computer, or other programmable data processing apparatus to produce a machine, such that the instructions, which execute via the processor of the computer or other programmable data processing apparatus, create means for implementing the functions/acts specified in the flowchart and/or block diagram block or blocks. These computer readable program instructions may also be stored in a computer readable storage medium that can direct a computer, a programmable data processing apparatus, and/or other devices to function in a particular manner, such that the computer readable storage medium having instructions stored therein comprises an article of manufacture including instructions which implement aspects of the function/act specified in the flowchart and/or block diagram block or blocks.
The computer readable program instructions may also be loaded onto a computer, other programmable data processing apparatus, or other device to cause a series of operational steps to be performed on the computer, other programmable apparatus or other device to produce a computer implemented process, such that the instructions which execute on the computer, other programmable apparatus, or other device implement the functions/acts specified in the flowchart and/or block diagram block or blocks.
The flowchart and block diagrams in the Figures illustrate the architecture, functionality, and operation of possible implementations of systems, methods, and computer program products according to various embodiments of the present invention. In this regard, each block in the flowchart or block diagrams may represent a module, segment, or portion of instructions, which comprises one or more executable instructions for implementing the specified logical function(s). In some alternative implementations, the functions noted in the blocks may occur out of the order noted in the Figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one more other features, integers, steps, operations, element components, and/or groups thereof.
The descriptions of the various embodiments herein have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Ringe, Matthias, Cilek, Fatih, Arp, Andreas H. A., Koch, Michael V., Makowski, Thomas
Patent | Priority | Assignee | Title |
11437099, | Jan 25 2019 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device current limiter |
11948635, | Jan 25 2019 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device current limiter |
Patent | Priority | Assignee | Title |
7944299, | Mar 25 2010 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Method for adjusting threshold voltage and circuit therefor |
7973549, | Jun 12 2007 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Method and apparatus for calibrating internal pulses in an integrated circuit |
8923082, | May 31 2011 | LONGITUDE SEMICONDUCTOR S A R L | Semiconductor device on which wafer-level burn-in test is performed and manufacturing method thereof |
9251890, | Dec 19 2014 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Bias temperature instability state detection and correction |
9966126, | Jun 22 2016 | Samsung Electronics Co., Ltd. | Delay circuit of a semiconductor memory device, a semiconductor memory device and a method of operating the same |
20080309364, | |||
20110074394, | |||
20110128081, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 16 2018 | ARP, ANDREAS H A | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047563 | /0080 | |
Nov 16 2018 | RINGE, MATTHIAS | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047563 | /0080 | |
Nov 16 2018 | MAKOWSKI, THOMAS | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047563 | /0080 | |
Nov 19 2018 | KOCH, MICHAEL V | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047563 | /0080 | |
Nov 19 2018 | CILEK, FATIH | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047563 | /0080 | |
Nov 21 2018 | International Business Machines Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 21 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Nov 02 2024 | 4 years fee payment window open |
May 02 2025 | 6 months grace period start (w surcharge) |
Nov 02 2025 | patent expiry (for year 4) |
Nov 02 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 02 2028 | 8 years fee payment window open |
May 02 2029 | 6 months grace period start (w surcharge) |
Nov 02 2029 | patent expiry (for year 8) |
Nov 02 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 02 2032 | 12 years fee payment window open |
May 02 2033 | 6 months grace period start (w surcharge) |
Nov 02 2033 | patent expiry (for year 12) |
Nov 02 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |