Methods, systems, and apparatus to facilitate high side control of a switching power converter are disclosed. An example apparatus includes a latch including a first node coupled to a first source of a first switch and an output coupled to a first gate of the first switch; a first diode coupled to the first node and a second node; a second diode coupled to the second node and ground; a second switch coupled to a voltage source and the second node; and a third switch including a third gate coupled to the second switch, a third source coupled to the second node, and a third drain coupled to the latch.
|
1. An apparatus comprising:
a latch having a latch input node, a boost node, a switch node, and a latch output node;
a first diode having an anode coupled to an intermediate ground node, and a cathode coupled to the switch node;
a second diode having an anode coupled to the intermediate ground node, and a cathode coupled to an analog ground terminal;
a first switch coupled between the latch input node and the intermediate ground node;
a second switch coupled between a voltage supply node and a control terminal of the first switch;
a high side power switch having a first current terminal, a second current terminal coupled to the switch node, and a control terminal coupled to the latch output node; and
a low side power switch having a first current terminal coupled to the switch node, a second current terminal coupled to a power ground terminal, and a control terminal decoupled from the latch output node.
11. An apparatus comprising:
a latch having a latch upper supply node, a latch lower supply node, a latch input node, and a latch output node;
a first diode having an anode coupled to an intermediate ground node, and a cathode coupled to the latch lower supply node;
a second diode having an anode coupled to the intermediate ground node, and a cathode coupled to an analog ground terminal;
a first switch configured to establish a conductive path between the latch input node and the intermediate ground node;
a second switch configured to enable the first switch based on a gate driver input signal;
a high side power switch having a first current terminal, a second current terminal coupled to the switch node, and a control terminal coupled to the latch output node; and
a low side power switch having a first current terminal coupled to the switch node, a second current terminal coupled to a power ground terminal, and a control terminal decoupled from the latch output node.
17. An apparatus comprising:
a latch having a latch upper supply node, a latch lower supply node, a latch input node, and a latch output node;
a first diode-connected gallium nitride (gan) transistor having a anode coupled to an intermediate ground node, and a cathode coupled to the latch lower supply node;
a second diode-connected gan transistor having a anode coupled to the intermediate ground node, and a cathode coupled to an analog ground terminal;
a first switch configured to establish a conductive path between the latch input node and the intermediate ground node;
a second switch configured to enable the first switch based on a high-side gate driver input signal;
a high side gan power switch having a first current terminal, a second current terminal coupled to the switch node, and a control terminal coupled to the latch output node; and
a low side gan power switch having a first current terminal coupled to the switch node, a second current terminal coupled to a power ground terminal, and a control terminal decoupled from the latch output node.
2. The apparatus of
3. The apparatus of
a resistor having a first end coupled to the second current terminal of the second switch, and a second end coupled to the intermediate ground node.
4. The apparatus of
5. The apparatus of
6. The apparatus of
7. The apparatus of
8. The apparatus of
a bootstrap capacitor having a first plate coupled to the boost node, and a second plate coupled to the switch node; and
a third diode having an anode coupled to the voltage supply node, and a cathode coupled to the boost node.
9. The apparatus of
the high side power switch having the first current terminal configured to receive an input voltage, and the second current terminal configured to deliver an output voltage; and
the switch node is isolated from the intermediate ground node by the first diode.
10. The apparatus of
the low side power switch having the first current terminal configured to deliver the output voltage; and
the power ground terminal is isolated from the intermediate ground node and the analog ground terminal.
12. The apparatus of
a resistor having a first end, and a second end coupled to the intermediate ground node,
wherein the second switch having a control terminal configured to receive the gate driver input signal, a first current terminal coupled to a voltage supply node, and a second current terminal coupled to the control terminal of the second switch and the first end of the resistor.
13. The apparatus of
the first diode includes a first diode-connected gallium nitride transistor; and
the second diode includes a second diode-connected gallium nitride transistor.
14. The apparatus of
a bootstrap capacitor having a first plate coupled to the latch upper supply node, and a second plate coupled to the latch lower supply node; and
a third diode having an anode coupled to a voltage supply node, and a cathode coupled to the latch upper supply node.
15. The apparatus of
the high side power switch having the first current terminal configured to receive an input voltage, and the second current terminal configured to deliver an output voltage; and
the switch node is isolated from the intermediate ground node by the first diode.
16. The apparatus of
the low side power switch having the first current terminal configured to deliver the output voltage; and
the power ground terminal is isolated from the intermediate ground node and the analog ground terminal.
18. The apparatus of
19. The apparatus of
20. The apparatus of
a bootstrap capacitor having a first plate coupled to the latch upper supply node, and a second plate coupled to the latch lower supply node; and
a third diode having an anode coupled to a voltage supply node, and a cathode coupled to the latch upper supply node.
|
Under 35 U.S.C. § 120, this continuation application claims benefits of priority to U.S. patent application Ser. No. 16/412,102, filed on May 14, 2019, now U.S. Pat. No. 10,581,335, issued Mar. 3, 2020; which claims benefits of priority to U.S. patent application Ser. No. 16/122,646, filed on Sep. 5, 2018, now U.S. Pat. No. 10,439,503, issued Oct. 8, 2019. The above referenced applications are hereby incorporated herein by reference in their entirety.
This disclosure relates generally to power converters and, more particularly, to methods, apparatus, and systems to facilitate high side control of a switching power converter.
A power converter is a circuit that is used in various devices to convert an input voltage to a desired output voltage. For example, a buck converter converts an input voltage into a lower output voltage by controlling transistors and/or switches to charge and/or discharge inductors and/or capacitors to maintain the desired output voltage. Some power converters may include one or more power switches that may be switched on and/off in synchronization (e.g., when one switch is on the other is off) to change the path of current in the power converters. In some examples, such as in high voltage power converters, wide band gap devices may be used to implement the power switches for high voltage and/or high temperature power switching applications.
Certain examples disclosed herein facilitate high side control of a switching power converter. An example apparatus includes a latch including a first node coupled to a first source of a first switch and an output coupled to a first gate of the first switch; a first diode coupled to the first node and a second node; a second diode coupled to the second node and ground; a second switch coupled to a voltage source and a resistor; and a third switch including a third gate coupled to the resistor and the second switch, a third source coupled to the second node, and a third drain coupled to the latch.
The figures are not to scale. Wherever possible, the same reference numbers will be used throughout the drawing(s) and accompanying written description to refer to the same or like parts.
Power converters (e.g., buck converters, boost converters, alternating current (AC)-AC converters, direct current (DC)-DC converters, AC-DC converters, etc.) may include power switches (e.g., relays, metal oxide silicon field effect transistors (MOSFETs), etc.) in a half-bridge power stage that switch currents from one path (e.g., from a voltage source (Vdd) to an output) to another (e.g., from the output to ground). In such half bridge switching converters, a microcontroller outputs a control signal to a low side level shifter and/or a high side level shifter. The low side level shifter enables, based on the control signal, a low side switch to decrease the output voltage of the power converter. The high side level shifter enables a high side level shifter to enable the high side switch/transistor to increase the output voltage of the power converter. The microcontroller may output the control signal(s) to the level shifters to toggle between high side control (e.g., by enabling the high side switch and disabling the low side switch) and the low side control (e.g., by disabling the high side switch and enabling the low side switch) at a frequency and/or pulse width modulation to generate a desired output voltage.
The level shifters in a power converter convert a received digital control signal at a logic standard (e.g., the 3.3 Volts (V) or 5 V output of a microcontroller representing a logic value of ‘1’) to a second logic standard (e.g., another voltage, say 400 V representing a logic value of ‘1’) corresponding to a voltage high enough to control a high side switch. In some half-bridge converters, the high side level shifter includes one of more latches to hold state information (e.g., logic ‘1’ or logic ‘0’) to trigger an output voltage high enough to enable a high side switch or an output voltage low enough to disable the high side switch. For example, when the output of the microcontroller corresponds to a logic value of ‘1’ (e.g., 3.3 V or 5 V, etc.), the one or more latches outputs a voltage to the gate of the high side switch, the voltage raising to the bootstrap node potential to enable the high side switch. In such an example, when the output of the microcontroller corresponds to a logic value of ‘0’ (e.g., 0 V or ground), the one or more latches outputs a voltage to the gate of the high side switch, the voltage at the gate of the high side switch being the same as the voltage at the switch node, thereby disabling the low side switch. The bootstrap node corresponds to a bootstrap capacitor coupled to switching node, the voltage across the bootstrap capacitor corresponding to a voltage at the bootstrap node that is higher than the voltage at the switching node. The switching node corresponding to the node coupled to the source of the high side switch, the drain of the low side switch, and the output stage of the power converter.
Gallium Nitride (GaN) switches are wide band gap transistors that may be used to implement the switching devices of a power converter. GaN switches (e.g., transistors) have very high breakdown voltages (e.g., reverse bias breakdown voltages that can be greater than [min breakdown]V), high electron mobility and saturation velocity. Accordingly, GaN switches are used in high-power and/or high-frequency power converters or other high-voltage switching devices. Such systems have parasitic inductance and parasitic capacitance. GaN transistors include a thick layer of highly resistive GaN layer between a silicon layer and the source, gate, and drain of the transistor.
Some wide bandgap devices, such as GaN transistors, lack an inherent body diode. Accordingly, when GaN transistors are implemented in half bridge switching converters, the switching node (e.g., the node that connects the half bridge to an output stage) may become negative. For example, when the amount of current being drawn from ground during low side control and/or during dead time (e.g., a duration of time between low side control and high side control when both the high side and low side transistors are disabled) is high enough (e.g., 4 amperes (A) or more), the voltage at the switching node may become negative as an inductor of the power converter draws negative current through the low side transistor/switch. If the voltage at the switching node becomes too negative (e.g., −4V, −5 V, etc.), the level shifter is unable to trigger one or more latches. Accordingly, the power converter may not be able to trigger high side control. Examples disclosed herein include circuitry to provide a moving level shifting ground that tracks the voltage at the switching node to a preset voltage higher than the switching voltage, when the switching voltage is negative. In this manner, the voltage at the moving level shifting ground will always be low enough to ensure that the latch can be triggered based on a voltage difference corresponding to the moving level shifting ground. When the voltage at the switching node is positive, the voltage at the moving level shifting ground tracks ground to a preset voltage higher than ground, when the switching voltage is positive. In this manner, the level shifters can control a high side switch when the switching voltage is negative.
Additionally, some switching converters include bond wire and/or bond pads to couple together components of a power converter. Bond wire and/or pond pads have inherent parasitic capacitance. Such capacitance may pull down or pull up one or more nodes (e.g., pull up a node of the latch above the bootstrap node and/or pull down a node of the latch below the switching node) in and/or coupled to one or more level shifters of a power converter, thereby causing undesired voltage shifts at nodes in the level shifters. Such undesired voltage shifts may cause the one or more latches in the level shifters to not flip state information when they are supposed to or to flip state information when they are not supposed to. Additionally, some power converters may have device mismatches. Device mismatch corresponds to differences between devices in a circuit that would ideally be the same and have the same operating parameters to accurately function. Mismatches in GaN-based circuits may be higher than silicon-based circuits because of voltage threshold movements under high voltage reverse bias stress. Examples disclosed herein include circuitry to provide two separate hysteresis paths in a latch of a level shifter. The hysteresis paths add resistance to one side of the latch that pulls inner nodes of the latch to a prior state after a high slew rate transition (e.g., when state information in the level shifter is rectified and/or lost). In this manner, undesired voltage shifts caused by parasitic capacitance of bond wires bond pads, and/or devices (e.g., drain-to-source capacitance of transistors) will not cause undesired state information flips in the latch(es).
Some examples disclosed herein apply shielding to bond pads and/or bond wires to lower the parasitic capacitance. For example, shielding can be added where high voltage on a pad would be shielded using two-dimensional electron gas layer (2-DEG) or lower level metal tied to the switching node at the level shifter. Using such examples disclosed herein, the parasitic capacitance is decreased to lower the effect of the parasitic capacitance.
The controller 102 of
Once the input buffers 104 of
The switches 110, 116 of
The example capacitor 118 of
The diode 120 (e.g., a bootstrap diode) of
The example bond pads 122, 123 of
During low side to high side transitions and/or during dead time between low side and high side transitions, the voltage at the switching node 128 of
The input voltage 200 (e.g., the voltage source) of
The switches 206, 208 of
The switches 212, 216 of
The diodes 218, 220 of
The capacitor 222 of
The example resistors 226, 228 of
The example switches 230, 232 of
In operation, when the first input voltage 200 is high and the second input voltage 202 is low (e.g., corresponding to high side control), the switch 206 is enabled and the switch 208 is disabled. Accordingly, the input voltage 200 (e.g., GVDD) is applied to the resistor 210 to create a voltage drop across the resistor 210 (e.g., because the voltage at the moving level shifting ground node 224 is low or negative during low side/deadtime control). The voltage drop corresponds to a voltage applied to the gate of the switch 212 that is high enough to enable the switch 212, thereby providing a path to ground from the bootstrap node 126 via the example resistor 226. Because the voltage at the moving level shifting ground node 224 tracks the SW node voltage, the voltage at the moving level shifting ground node 224 will always be low enough to cause a voltage drop across the resistors 226 that corresponds to a flipping of the switches 230, 232, even when the voltage at the bootstrap node 126 is 0. In this manner, the voltage applied to the gate of the switch 212 is high enough to enabled the switch 212 (e.g., flipping the state of the latch). Thus, the voltage at the high side gate node 130 is approximately the same as the voltage at the bootstrap node 126 (e.g., a voltage high enough to enable the switch 110 for high side control).
In systems that do not include the moving level shifting ground node 224 (e.g., systems without the diodes 218, 220), the AGND node 132 is used to trigger the latch. However, such systems are not be able to flip the latch because, during deadtime, the voltage at the bootstrap node 126 may be very small or zero. For example, if the voltage at the SW node 128 is −6 V during deadtime, then the voltage at the bootstrap node 126 will be 0V. Because the voltage at the AGND node 132 is also 0 V, there will not be a voltage drop across either of the resistors 226, 228. Accordingly, such systems will not be able to flip the latch to initiate high side control. However, because the diode 218 generates a voltage drop corresponding to a voltage at the moving level shifting ground node 224 that is a threshold voltage above the voltage at the SW node 128, the voltage at the moving level shifting ground node 224 will be some voltage less than the voltage at the bootstrap node 126. For example, if the voltage at the bootstrap node 126 is 0 V, then the voltage at the SW node 128 is −6 V and the voltage at the moving level shifting ground node 224 is −4 V. Accordingly, there will still be a voltage drop across the example resistor 226 (e.g., 0V to −4V) to facilitate a state switch (e.g., flip) of the switches 230, 232 during deadtime.
The GaN transistors 300 of
Before time t0, the power converter 100 is operating in low side control (e.g., when the low side switch 116 is enabled and the high side switch 110 is disabled, thereby causing the voltage at the switching node 128 discharge toward ground). After time t0, the power converter 100 is operating in dead time (e.g., when the low side switch 116 is disabled and the high side switch 110 is disabled) to prevent shoot through. As described above, the inductor of the output stage 124 draws current from ground during deadtime. Accordingly, during deadtime, the switching node voltage 408 become negative (e.g., −4.5 V). Because the example diode 218 generates a voltage drop from the moving level shifting ground node 224 to the switching node 128, the moving level shifting ground voltage 406 is one diode threshold voltage above the switching node voltage 408 (e.g., −2.7 V). Additionally, the gate voltage 404 likewise become negative due to the voltage differential across the resistor 210 while the voltage at the moving level shifting ground node 224 is negative. At t1, the high side input voltage increases to trigger high side control. Accordingly, the switch 206, 300 is enabled to generate a voltage differential across the resistor 210, corresponding to the increase of the gate voltage 404. As described above, enabling the switch 212 based on the gate voltage 404 causes the level shifter latch 108 to flip output states by disabling the switch 232 and enabling the switch 230 to cause the switching node voltage 408 to increase to a voltage high enough to enable the high side switch 110. At time t1 (e.g., during high side control), the moving level shifting ground voltage 406 begins to track the voltage at the analog ground (e.g., AGND node 132).
The high side level shifting trigger 106a, 106b of
Initially, the timing diagram 600 begins when the power converter 100 is operating in dead time (e.g., when the low side switch 116 is disabled and the high side switch 110 is disabled) to prevent shoot through. As described above, the inductor of the output stage 124 draws current from ground during deadtime. Accordingly, during deadtime, the switching node voltage 608 become negative (e.g., −6 V). Because the example diode 218 generates a voltage drop from the moving level shifting ground node 224 to the switching node 128, the moving level shifting ground voltage 606 is one diode threshold voltage above the switching node voltage 608 (e.g., −4 V). Additionally, the gate voltage 605 and the drain voltage 604 likewise become negative due to the voltage differential across the resistor 210 while the moving level shifting ground node 224 is negative. At t1, the high side input voltage increases to trigger high side control. Accordingly, the switch 206, 300 is enabled to generate a voltage differential across the resistor 210 through the diode 500, corresponding to the increase of the drain voltage 604 and the gate voltage 605. As described above, enabling the switch 212 based on the gate voltage 605 causes the level shifter latch 108 to flip output states by disabling the switch 232 and enabling the switch 230 to cause the switching node voltage 608 to increase to a voltage high enough to enable the high side switch 110. At time t1 (e.g., during high side control), the moving level shifting ground voltage 606 begins to track the voltage at the analog ground (e.g., AGND node 132).
During transitions from low side control to high side control, displacement currents may flow because of the parasitic capacitance of the bond pads 123. In some examples, the displacement current may cause the voltages at both gates of the switches 230, 232 to be driven to ground causing an error in the high side level shifter latch 108 and losing the stored state information. The first and second hysteresis circuits 700, 706 recover the previous state of the high side level shifter latch 108 when such errors occur. The first hysteresis circuit 700 provides a another parallel resistance (e.g., one or more resistors in parallel) to one of the resistors 226, 228, depending on the previously stored state and the second hysteresis circuit 706 provides a stronger path toward the switching node 128 via one of the switches 230, 232, depending on the previously stored state (e.g., higher resistance and paths to the side of the latch that was previously high and lower resistance and paths to the side of the latch that was previously low). In this manner, if the voltage applied to the gates of the switches 230, 232 are both zero due to parasitic capacitance, the stronger side will pull up in the correct direction to maintain the stored state information (e.g., the latch maintains its previous state).
The first hysteresis circuit 700 of
The second hysteresis circuit 706 of
The first latch 712 of
The second latch 714 of
The example circuit 715 of
Before time t0, the power converter 100 is operating in low side control or deadtime. At time t0, the first low side control voltage 802 goes low and the second low side control voltage 804 goes high indicating a transition from low side control to high side control. Accordingly, between times t0 and t1, the first latch output voltage 806 and the second latch output voltage 810 drop to a low voltage while the first latch output voltage 808 and the second latch output voltage 812 rise to a high voltage. Between times t1 and t2, the parasitic capacitance on the components of the power converter 100 cause the control voltages 802, 804 and similarly the first latch output voltage 806, 808 to drop to a low voltage. However, the hysteresis circuits 700, 706 cause the level shifter latch 108 to maintain its previously stored state (e.g., corresponding to the high side state that occurred between time t0 and t1). In this manner, the example second latch outputs 810, 812 maintain their voltage levels and the example switching node voltage 814 increases to the high voltage without any errors corresponding to the parasitic capacitance.
As described above, a bond pad corresponds to an amount of parasitic capacitance. The parasitic capacitance may cause an undesired path to ground. Accordingly, shielding may be used to redirect the path to ground caused by the parasitic capacitance to a path to the SW node 128, thereby limiting the parasitic induced current effects on nodes 720, 722 of
The bond pad 123 of
While an example manner of implementing the high side level shifter 105a, 105b of
Flowcharts representative of example hardware logic, machine readable instructions, hardware implemented state machines, and/or any combination thereof for implementing the power converter 100 of
As mentioned above, the example processes of
“Including” and “comprising” (and all forms and tenses thereof) are used herein to be open ended terms. Thus, whenever a claim employs any form of “include” or “comprise” (e.g., comprises, includes, comprising, including, having, etc.) as a preamble or within a claim recitation of any kind, it is to be understood that additional elements, terms, etc. may be present without falling outside the scope of the corresponding claim or recitation. As used herein, when the phrase “at least” is used as the transition term in, for example, a preamble of a claim, it is open-ended in the same manner as the term “comprising” and “including” are open ended. The term “and/or” when used, for example, in a form such as A, B, and/or C refers to any combination or subset of A, B, C such as (1) A alone, (2) B alone, (3) C alone, (4) A with B, (5) A with C, (6) B with C, and (7) A with B and with C.
At block 1002, the HS level shifting trigger 106a, 106b receives a disable high side signal. For example, the switch 208 may receive a low logic value at the gate of the switch 208 and the switch 206 may receive a high logic value at the gate of the switch 206 (e.g., corresponding to enabling the switch 208 and disabling the switch 206). In another example, the switch 300 of
At block 1005, the example low side level shifter latch 114 enables the low side switch 116 by apply a high voltage to the gate of the low side switch 116. After the low side level shifter latch 114 enables the low side switch 116, the power converter 100 remains in low side mode until a high side switching signal is received from the example controller 102. In some examples, the example controller 102 outputs control signals to disable both the high side switch 110 and the low side switch 116 for a duration of time between low side/high side transitions to prevent shoot-through. At block 1006, the HS level shifting trigger 106a, 106b determines if a high side switching signal has been received. For example, the HS level shifting trigger 106a, 106b determines that the high side switching signal is received when the voltage at the gate of the switch 206 is a low logic value and the voltage at the gate of the switch 208 is a high logic value. In another example, the HS level shifting trigger 106a, 106b determines that the high side switching signal is received when the voltage at the gate of the switch 300 is a high logic value and the voltage at the gate of the switch 302 is a low logic value.
If the HS level shifting trigger 106a, 106b determines that the high side switching signal is not received (block 1006: NO), the process continues, keeping the high side switch 110 disabled. If the HS level shifting trigger 106a, 106b determines that the high side switching signal is received (block 1006: YES), the LS level shifting trigger 112 and the example LS level shifter latch 114 disables the low side switch 116 (block 1007) (e.g., by applying a low voltage to the gate of the low side switch 116). At block 1008, the diode 218 generates a voltage drop from the moving level shifting ground node 224 to the switching node 128. For example, during a low-to-high switch or a dead time t0 high side switch, the voltage at the switching node 128 may be negative. Accordingly, the diode 218 generates a voltage drop so that the voltage at the moving level shifting node ground 224 is one threshold voltage (e.g., 0.7V, 1.5 V, 2 V, etc.) above the voltage at the switching node 128. Because the moving level shifting ground node 224 may be negative, due to the largely negative voltage at the switching node 128, the diode 220 prevents current from flowing from the moving level shifting ground node 224 to the AGND node 132. Accordingly, when the voltage at the switching node 128 is negative, the voltage at the moving level shifting ground node 224 tracks the voltage at the switching node 128.
At block 1010, the voltage applied to the gate of the switch 206, 300 enables the switch 206, 300 to draw current from the input voltage 200 (e.g., GVDD) to the moving level shifting ground node 224 via the first resistor 210, thereby generating a voltage drop across the first resistor 210. At block 1012, the voltage across the resistor 210 (e.g., the voltage at the gate of the switch 212), enables the switch 212. At block 1014, because enabling the switch 212 generates a path from the bootstrap node 126 to the moving level shifting ground node 224 via the resistor 226, the resistor 226 generates a low voltage at the gate of the switch 232 to disable the switch 232. At block 1016, in response to the enabling of the switch 212, the latch of the high side level shifter latch 108 triggers a high logic latch state because there is no path to ground via the resistor 228, thereby causing the voltage at the bootstrap node 126 (e.g., a voltage high enough to enable the switch 110) to be output to the gate of the switch 110 to enable high side control.
At block 1018, the HS level shifting trigger 106a, 106b determines if a low side switching signal has been received. For example, the HS level shifting trigger 106a, 106b determines if the low side switching signal is received when the voltage at the gate of the switch 206 high and the voltage at the gate of the switch 208 is low or if the voltage at the gate of the switch 300 is low and the voltage at the gate of the switch 302 is high. If the HS level shifting trigger 106a, 106b determines that the low side switching signal has not been received (block 1018: NO), the process continues in high side control. If the HS level sifting trigger 106a, 106b determines that the low side switching signal has been received (block 1018: YES), the process returns to block 1004 to disable the high side switch 110.
At block 1102, the example diode 220 generates a voltage drop from the moving level shifting ground node 224 to the analog ground (AGND) node 132. As described above in conjunction with
At block 1104, the voltage applied to the gate of the switch 208, 302 enables the switch 208, 302 to draw current from the input voltage 200 to the moving level shifting ground node 224 via the resistor 214, thereby generating a voltage drop across the resistor 214. At block 1106, the voltage across the resistor 214 (e.g., the voltage at the gate of the switch 216), enables the switch 216. At block 1108, because enabling the switch 216 generates a path from the bootstrap node 126 to the moving level shifting ground node 224 via the resistor 228, the resistor 228 generates a low voltage at the gate of switch 230 to disable the switch 230. At block 1110, the latch of the high side level shifter latch 108 triggers to a low logic latch state in response to the enabling of the switch 216 because the high side gate node 130 is tied to the switching node 128, thereby causing the voltage at the switching node 128 (e.g., corresponding to a voltage low enough to disable the switch 110) to be output to the gate of the switch 110 to enable low side control. After block 1110, the process returns to block 1006 of
The processor platform 1200 of the illustrated example includes a processor 1212. The processor 1212 of the illustrated example is hardware. For example, the processor 1212 can be implemented by one or more integrated circuits, logic circuits, microprocessors, GPUs, DSPs, or controllers from any desired family or manufacturer. The hardware processor may be a semiconductor based (e.g., silicon based) device. In this example, the processor implements the high side level shifting trigger 106a, 106b and/or the HS level shifter latch 108.
The processor 1212 of the illustrated example includes a local memory 1213 (e.g., a cache). The processor 1212 of the illustrated example is in communication with a main memory including a volatile memory 1214 and a non-volatile memory 1216 via a bus 1218. The volatile memory 1214 may be implemented by Synchronous Dynamic Random-Access Memory (SDRAM), Dynamic Random-Access Memory (DRAM), RAMBUS® Dynamic Random-Access Memory (RDRAM®) and/or any other type of random access memory device. The non-volatile memory 1216 may be implemented by flash memory and/or any other desired type of memory device. Access to the main memory 1214, 1216 is controlled by a memory controller.
The processor platform 1200 of the illustrated example also includes an interface circuit 1220. The interface circuit 1220 may be implemented by any type of interface standard, such as an Ethernet interface, a universal serial bus (USB), a Bluetooth® interface, a near field communication (NFC) interface, and/or a PCI express interface.
In the illustrated example, one or more input devices 1222 are connected to the interface circuit 1220. The input device(s) 1222 permit(s) a user to enter data and/or commands into the processor 1212. The input device(s) can be implemented by, for example, a sensor, a microphone, a camera (still or video), a keyboard, or a button.
One or more output devices 1224 are also connected to the interface circuit 1220 of the illustrated example. The output devices 1224 can be implemented, for example, by display devices (e.g., a light emitting diode (LED), an organic light emitting diode (OLED), a liquid crystal display (LCD), a cathode ray tube display (CRT), an in-place switching (IPS) display, a touchscreen, etc.), a tactile output device, and/or speaker. The interface circuit 1220 of the illustrated example, thus, typically includes a graphics driver card, a graphics driver chip and/or a graphics driver processor.
The interface circuit 1220 of the illustrated example also includes a communication device such as a transmitter, a receiver, a transceiver, a modem, a residential gateway, a wireless access point, and/or a network interface to facilitate exchange of data with external machines (e.g., computing devices of any kind) via a network 1226. The communication can be via, for example, an Ethernet connection, a digital subscriber line (DSL) connection, a telephone line connection, a coaxial cable system, a satellite system, a line-of-site wireless system, a cellular telephone system, etc.
The processor platform 1200 of the illustrated example also includes one or more mass storage devices 1228 for storing software and/or data. Examples of such mass storage devices 1228 include floppy disk drives, hard drive disks, compact disk drives, Blu-ray disk drives, redundant array of independent disks (RAID) systems, and digital versatile disk (DVD) drives.
The machine executable instructions 1232 of
Example 1 includes an apparatus comprising a latch including a first node coupled to a first source of a first switch and an output coupled to a first gate of the first switch, a first diode coupled to the first node and a second node, a second diode coupled to the second node and ground, a second switch coupled to a voltage source and the second node, and a third switch including a third gate coupled to the second switch, a third source coupled to the second node, and a third drain coupled to the latch.
Example 2 includes the apparatus of example 1, wherein the voltage source is coupled to ground.
Example 3 includes the apparatus of example 1, wherein the first switch is a high side switch coupled to an output stage of a power converter.
Example 4 includes the apparatus of example 3, further including a low side switch coupled to the output stage of the power converter, the low side switch including a first drain-to-source resistance lower than a second drain-to-source resistance of the high side switch.
Example 5 includes the apparatus of example 1, further including a fourth switch coupled to the voltage source, and a fifth switch including a fifth gate coupled to the fourth switch, a fifth source coupled to the second node, and a fifth drain coupled to the latch.
Example 6 includes the apparatus of example 5, wherein the second switch is coupled to the second node via a first resistor and the fifth switch is coupled to the second node via a second resistor.
Example 7 includes the apparatus of example 1, wherein the first diode includes a first anode and a first cathode, wherein the first anode is coupled to the second node and the first cathode is coupled to the first node.
Example 8 includes the apparatus of example 7, wherein the second diode includes a second anode and a second cathode, wherein the second anode is coupled to the second node and the second cathode is coupled to ground.
Example 9 includes the apparatus of example 1, further including a bond pad to couple second switch to the latch, the bond pad including a two-dimensional electron gas layer coupled to a contact, the contact coupled to the first node.
Example 10 includes the apparatus of example 9, wherein the two-dimensional electron gas layer and the contact coupled to the first node reduce parasitic capacitance.
Example 11 includes an apparatus comprising a latch to output a first voltage corresponding to a first node or a second voltage corresponding to a second node to a transistor of a power converter based on a first or second state of the latch, the second node being coupled to a source of the transistor, a first diode to create a first voltage drop from a third node to the second node when the second voltage corresponding to the second node is negative and to prevent first current from flowing from the second node to the third node when the second voltage corresponding to the second node is positive, and a second diode to create a second voltage drop from the third node to ground when a third voltage at the third node is positive and prevent second current from flowing from ground to the third node when the third voltage at the third node is negative.
Example 12 includes the apparatus of example 11 includes further including a first transistor to, based on a first control signal, allow third current to flow from a voltage source to the third node through a first resistor, and a second transistor to enable when the first transistor allows the third current to flow through the first resistor, the enabling of the second transistor to generate a first path from the first node of the latch to the third node, the latch to trigger the first state of the latch in response to the enabling of the second transistor.
Example 13 includes the apparatus of example 12, further including a third transistor to, based on a second control signal, allow fourth current to flow from the voltage source to the third node through a second resistor, and a fourth transistor to enable when the third transistor allows the fourth current to flow through the second resistor, the enabling of the fourth transistor to generate a second path from the first node of the latch to the third node, the latch to trigger the second state of the latch in response to the enabling of the fourth transistor.
Example 14 includes the apparatus of example 11, wherein the transistor is a high side transistor including a first drain-to-source resistance, further including a low side transistor including a second drain-to-source resistance lower than the first drain-to-source resistance.
Example 15 includes the apparatus of example 11, further including a hysteresis circuit to add resistance to a first side of the latch or a second side of the latch based on a previous state of the latch.
Example 16 includes the apparatus of example 15, wherein the hysteresis circuit is to add resistance to prevent errors of the latch caused by parasitic capacitance.
Example 17 includes the apparatus of example 11, wherein the third voltage at the third node corresponds to the second voltage at the second node when the second voltage is negative and the third voltage at the third node corresponds to a voltage differential between the third node and ground when the second voltage is positive.
Example 18 includes the apparatus of example 11, further including a bond pad to couple the first diode to the latch, the bond pad including a two-dimensional electron gas layer coupled to the second node to reduce parasitic capacitance.
Example 19 includes a method comprising outputting, at a latch, a first voltage corresponding to a first node or a second voltage corresponding to a second node to a high side transistor of a power converter based on a control signal, the second node being coupled to a source of the high side transistor, generating a first voltage drop from a third node to the second node when the second voltage corresponding to the second node is negative and preventing first current from flowing from the second node to the third node when the second voltage corresponding to the second node is positive, and generating a second voltage drop from the third node to ground when a third voltage at the third node is positive and preventing second current from flowing from ground to the third node when the third voltage at the third node is negative.
Example 20 includes the method of example 19, further including adding resistance to a first side of the latch or a second side of the latch based on a previous state of the latch to add resistance to prevent errors of the latch caused by parasitic capacitance.
Example 21 includes the method of example 19, wherein the third voltage at the third node corresponds to the second voltage at the second node when the second voltage is negative and the third voltage at the third node corresponds to a voltage differential between the third node and ground when the second voltage is positive. From the foregoing, it will be appreciated that example methods, apparatus and articles of manufacture have been disclosed that facilitate high side control of a switching power converter. The disclosed methods, apparatus and articles of manufacture improve the efficiency of using a power converter by facilitating a low side control to high side control transition, even when the switching node of a power converter is negative. The disclosed methods, apparatus and articles of manufacture are accordingly directed to one or more improvement(s) in the functioning of a power converter.
Although certain example methods, apparatus and articles of manufacture have been disclosed herein, the scope of coverage of this patent is not limited thereto. On the contrary, this patent covers all methods, apparatus and articles of manufacture fairly falling within the scope of the claims of this patent.
Kaya, Cetin, Lueders, Michael, Strydom, Johan, Brohlin, Paul
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5869935, | May 07 1997 | OSRAM SYLVANIA Inc | Electronic ballast with inverter protection circuit |
6255900, | Nov 18 1998 | Macronix International Co., Ltd. | Rapid on chip voltage generation for low power integrated circuits |
7145370, | Sep 05 2003 | Synopsys, Inc | High-voltage switches in single-well CMOS processes |
8598939, | Mar 30 2011 | ABLIC INC | Switch circuit and semiconductor circuit |
8970460, | Apr 01 2009 | ROHM CO , LTD | Liquid crystal driving apparatus |
20060250188, | |||
20110140774, | |||
20130257483, | |||
20160329809, | |||
20170302178, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 14 2020 | Texas Instruments Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 14 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Nov 09 2024 | 4 years fee payment window open |
May 09 2025 | 6 months grace period start (w surcharge) |
Nov 09 2025 | patent expiry (for year 4) |
Nov 09 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 09 2028 | 8 years fee payment window open |
May 09 2029 | 6 months grace period start (w surcharge) |
Nov 09 2029 | patent expiry (for year 8) |
Nov 09 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 09 2032 | 12 years fee payment window open |
May 09 2033 | 6 months grace period start (w surcharge) |
Nov 09 2033 | patent expiry (for year 12) |
Nov 09 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |