A memory device may be provided, including a base layer; an insulating layer arranged over the base layer, where the insulating layer may include a recess having opposing side walls; a first electrode arranged along the opposing side walls of the recess; a switching element arranged along the first electrode; a second electrode arranged along the switching element; and a capping layer arranged over the recess, where the capping layer may at least partially overlap the first electrode, the switching element and the second electrode.
|
1. A memory device comprising:
a base layer;
an insulating layer arranged over the base layer, wherein the insulating layer comprises a recess having opposing side walls;
a first electrode arranged along the opposing side walls of the recess;
a switching element arranged along the first electrode;
a second electrode arranged along the switching element; and
a capping layer arranged over the recess, wherein the capping layer at least partially overlaps the first electrode, the switching element and the second electrode.
14. A method of forming a memory device, the method comprising:
providing a base layer;
forming an insulating layer over the base layer, wherein the insulating layer comprises a recess having opposing side walls;
forming a first electrode along the opposing side walls of the recess;
forming a switching element along the first electrode;
forming a second electrode along the switching element; and
forming a capping layer over the recess, wherein the capping layer at least partially overlaps the first electrode, the switching element and the second electrode.
2. The memory device of
4. The memory device of
6. The memory device of
7. The memory device of
8. The memory device of
a further insulating layer arranged above the insulating layer; and
an intermediate layer arranged between the insulating layer and the further insulating layer, wherein the intermediate layer comprises a blocking layer and a protective layer over the blocking layer.
9. The memory device of
12. The memory device of
13. The memory device of
15. The method of
16. The method of
depositing electrode material over the insulating layer to line the opposing side walls of the recess;
depositing switching material to line the electrode material;
depositing an electrode liner to line the switching material; and
oxidising a top part of each of the electrode material, the switching material and the electrode liner extending above the recess.
17. The method of
18. The method of
19. The method of
|
The present disclosure relates generally to memory devices, and methods of forming the memory devices.
Non-volatile memory devices are often used in consumer electronic products such as smart phones and tablets. One type of non-volatile memory device is the resistive random access memory (RRAM) device. A RRAM device typically uses a switching element such as a dielectric element sandwiched between two electrodes. The switching element is normally insulating. However, upon application of a sufficiently high potential difference (set voltage/switching voltage) between the electrodes, conducting filaments may be formed within the switching element. The switching element thus becomes conductive via the conducting filaments. The switching element can be made insulating again by applying a sufficiently low voltage difference (reset voltage) to the electrodes to break the conducting filaments. A typical RRAM can switch between states based on the resistance of the switching element. When the switching element is insulating, the switching element has a high resistance, and the RRAM may be referred to as being in a high resistance state (HRS). When the switching element is conductive, the switching element has a low resistance and the RRAM may be referred to as being in a low resistance state (LRS). To set the RRAM, the RRAM is switched from the HRS to the LRS. To reset the RRAM, the RRAM is switched from the LRS to the HRS.
The fabrication of a memory device, such as a RRAM device, typically involves several processes that may possibly damage parts of the electrodes and the switching element. This may adversely affect the formation of the conducting filaments, and in turn, the performance of the memory device. For example, due to the damage caused during the fabrication process, the resistance of a RRAM device may vary greatly over different switching cycles. Accordingly, it is desirable to provide an improved memory device having reduced damage from manufacturing processes.
According to various non-limiting embodiments, there may be provided a memory device including: a base layer; an insulating layer arranged over the base layer, where the insulating layer may include a recess having opposing side walls; a first electrode arranged along the opposing side walls of the recess; a switching element arranged along the first electrode; a second electrode arranged along the switching element; and a capping layer arranged over the recess, where the capping layer may at least partially overlap the first electrode, the switching element and the second electrode.
According to various non-limiting embodiments, there may be provided a method of forming a memory device. The method may include providing a base layer; forming an insulating layer over the base layer, where the insulating layer may include a recess having opposing side walls; forming a first electrode along the opposing side walls of the recess; forming a switching element along the first electrode; forming a second electrode along the switching element; and forming a capping layer over the recess, where the capping layer may at least partially overlap the first electrode, the switching element and the second electrode.
In the drawings, like reference characters generally refer to the same parts throughout the different views. Also, the drawings are not necessarily to scale, emphasis instead generally being placed upon illustrating the principles of the invention. Non-limiting embodiments of the invention will now be illustrated for the sake of example only with reference to the following drawings, in which:
The embodiments generally relate to semiconductor devices. More particularly, some embodiments relate to memory devices, for instance, non-volatile memory devices such as RRAM devices in a non-limiting example. The memory devices may be used in several applications, such as, but not limited to, neuromorphic computing applications and multi-bit applications.
Aspects of the present invention and certain features, advantages, and details thereof, are explained more fully below with reference to the non-limiting examples illustrated in the accompanying drawings. Descriptions of well-known materials, fabrication tools, processing techniques, etc., are omitted so as not to unnecessarily obscure the invention in detail. It should be understood, however, that the detailed description and the specific examples, while indicating aspects of the invention, are given by way of illustration only, and are not by way of limitation. Various substitutions, modifications, additions, and/or arrangements, within the spirit and/or scope of the underlying inventive concepts will be apparent to those skilled in the art from this disclosure.
Approximating language, as used herein throughout the specification and claims, may be applied to modify any quantitative representation that could permissibly vary without resulting in a change in the basic function to which it is related. Accordingly, a value modified by a term or terms, such as “approximately”, “about,” is not limited to the precise value specified. In some instances, the approximating language may correspond to the precision of an instrument for measuring the value. Further, a direction is modified by a term or terms, such as “substantially” to mean that the direction is to be applied within normal tolerances of the semiconductor industry. For example, “substantially parallel” means largely extending in the same direction within normal tolerances of the semiconductor industry and “substantially perpendicular” means at an angle of ninety degrees plus or minus a normal tolerance of the semiconductor industry.
The terminology used herein is for the purpose of describing particular examples only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise” (and any form of comprise, such as “comprises” and “comprising”), “have” (and any form of have, such as “has” and “having”), “include (and any form of include, such as “includes” and “including”), and “contain” (and any form of contain, such as “contains” and “containing”) are open-ended linking verbs. As a result, a method or device that “comprises,” “has,” “includes” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements. Likewise, a step of a method or an element of a device that “comprises,” “has,” “includes” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features. Furthermore, a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed.
As used herein, the term “connected,” when used to refer to two physical elements, means a direct connection between the two physical elements. The term “coupled,” however, can mean a direct connection or a connection through one or more intermediary elements.
As used herein, the terms “may” and “may be” indicate a possibility of an occurrence within a set of circumstances; a possession of a specified property, characteristic or function; and/or qualify another verb by expressing one or more of an ability, capability, or possibility associated with the qualified verb. Accordingly, usage of “may” and “may be” indicates that a modified term is apparently appropriate, capable, or suitable for an indicated capacity, function, or usage, while taking into account that in some circumstances the modified term may sometimes not be appropriate, capable or suitable. For example, in some circumstances, an event or capacity can be expected, while in other circumstances the event or capacity cannot occur—this distinction is captured by the terms “may” and “may be.”
As shown in
The memory device 100 may further include an insulating layer 104 arranged over the base layer 102. The insulating layer 104 may also be an inter-layer dielectric (ILD) layer and may include insulating material, such as, but not limited to, silicon oxide, silicon dioxide, silicon nitride or combinations thereof. As shown in
A first blocking layer 150 may be arranged between the insulating layer 104 and the base layer 102. The first blocking layer 150 may include blocking material, such as, but not limited to, Nblok (nitrogen-doped silicon carbide).
The memory device 100 may also include a first electrode 108 arranged within the recess 106 of the insulating layer 104. The first electrode 108 may include a base surface 108b arranged along the bottom surface 106b of the recess 106 and a top surface 108t laterally aligned with the top surface 104t of the insulating layer 104. Further, the first electrode 108 may be arranged along the opposing side walls 106s1, 106s2 of the recess 106. In particular, the first electrode 108 may include a first part 1081 arranged along the first side wall 106s1 and a second part 1082 arranged along the second side wall 106s2. The first and second parts 1081, 1082 of the first electrode 108 may be separated from each other. Accordingly, the base surface 108b and the top surface 108t of the first electrode 108 may each include a gap. The first electrode 108 may be an inert electrode and may include inert electrode material, such as, but not limited to, tungsten (W), ruthenium (Ru), platinum (Pt), titanium nitride (TiN), tantalum nitride (TaN), alloys thereof, or combinations thereof.
The memory device 100 may further include a switching element 110 arranged within the recess 106 of the insulating layer 104 and along the first electrode 108. The switching element 110 may include a base surface 110b arranged along the bottom surface 106b of the recess 106 and a top surface 110t laterally aligned with the top surface 104t of the insulating layer 104. In other words, the base surfaces 108b, 110b of the first electrode 108 and the switching element 110 may be laterally aligned. Similarly, the top surfaces 108t, 110t of the first electrode 108 and the switching element 110 may be laterally aligned. As shown in
The memory device 100 may further include a second electrode 112 arranged within the recess 106 of the insulating layer 104 and along the switching element 110. In particular, referring to
The memory device 100 may further include a conductive member 114 arranged at least partially within the recess 106, where the conductive member 114 may adjoin the second electrode 112. As shown in
The memory device 100 may also include a capping layer 120 arranged over the recess 106 of the insulating layer 104. As shown in
As shown in
The memory device 100 may further include an intermediate layer 124 arranged between the insulating layer 104 and the further insulating layer 122. As shown in
The memory device 100 may also include a plurality of contacts including a first contact 126, a second contact 128, a third contact 130, a fourth contact 132, a fifth contact 134 and a sixth contact 136. The memory device 100 may also include a plurality of connectors including a first connector 138, a second connector 140, a third connector 142 and a fourth connector 144. As shown in
As mentioned above, a first blocking layer 150 may be arranged between the insulating layer 104 and the base layer 102, and a second blocking layer 152 may be arranged between the further insulating layer 122 and the insulating layer 104. The first blocking layer 150 may help to reduce the amount of diffusion of conductive material from the second contact 128 into the insulating layer 104; whereas, the second blocking layer 152 may help to reduce the amount of diffusion of conductive material from the third contact 130, the conductive layer 116 and the conductive region 118 into the further insulating layer 122. The first and second blocking layers 150, 152 may be optional. For example, the first blocking layer 150 may be omitted and the second electrode 112 may extend along the bottom surface 106b of the recess 106.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The above described order for the method is only intended to be illustrative, and the method is not limited to the above specifically described order unless otherwise specifically stated.
In use, when a sufficiently high potential difference is applied between the first part 1081 of the first electrode 108 and the second electrode 112 (e.g. using the first and fifth contacts 126, 134), conducting filaments may be formed therebetween within the first part 1101 of the switching element 110. Similarly, when a sufficiently high potential difference is applied between the second part 1082 of the first electrode 108 and the second electrode 112 (e.g. using the first and sixth contacts 126, 136), conducting filaments may be formed therebetween within the second part 1102 of the switching element 110. The formation of the conducting filaments between the first part 1081 of the first electrode 108 and the second electrode 112 may be independent from the formation of the conducting filaments between the second part 1082 of the first electrode 108 and the second electrode 112. The memory device 100 may thus function as a two-bit memory device.
The process (for example, CMP process) for removing the upper portion of each of the materials 208, 210, 212 as described with reference to
The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The foregoing embodiments, therefore, are to be considered in all respects illustrative rather than limiting the invention described herein. Scope of the invention is thus indicated by the appended claims, rather than by the foregoing description, and all changes that come within the meaning and range of equivalency of the claims are intended to be embraced therein.
Jiang, Yi, Tan, Juan Boon, Kang, Kai, Yi, Wanbing, Hsieh, Curtis Chun-I, Hsu, Wei-Hui
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10439134, | Mar 25 2014 | Intel Corporation | Techniques for forming non-planar resistive memory cells |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 03 2020 | HSIEH, CURTIS CHUN-I | GLOBALFOUNDRIES SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052861 | /0534 | |
Jun 03 2020 | YI, WANBING | GLOBALFOUNDRIES SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052861 | /0534 | |
Jun 04 2020 | HSU, WEI-HUI | GLOBALFOUNDRIES SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052861 | /0534 | |
Jun 04 2020 | JIANG, YI | GLOBALFOUNDRIES SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052861 | /0534 | |
Jun 04 2020 | KANG, KAI | GLOBALFOUNDRIES SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052861 | /0534 | |
Jun 04 2020 | TAN, JUAN BOON | GLOBALFOUNDRIES SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052861 | /0534 | |
Jun 05 2020 | GLOBALFOUNDRIES Singapore Pte. Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 05 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Jan 25 2025 | 4 years fee payment window open |
Jul 25 2025 | 6 months grace period start (w surcharge) |
Jan 25 2026 | patent expiry (for year 4) |
Jan 25 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 25 2029 | 8 years fee payment window open |
Jul 25 2029 | 6 months grace period start (w surcharge) |
Jan 25 2030 | patent expiry (for year 8) |
Jan 25 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 25 2033 | 12 years fee payment window open |
Jul 25 2033 | 6 months grace period start (w surcharge) |
Jan 25 2034 | patent expiry (for year 12) |
Jan 25 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |