Methods for evaluating synergy of modification and removal operations for a wide variety of materials to determine process conditions for self-limiting etching by atomic layer etching are provided herein. Methods include determining the surface binding energy of the material, selecting a modification gas for the material where process conditions for modifying a surface of the material generate energy less than the modification energy and greater than the desorption energy, selecting a removal gas where process conditions for removing the modified surface generate energy greater than the desorption energy to remove the modified surface but less than the surface binding energy of the material to prevent sputtering, and calculating synergy to maximize the process window for atomic layer etching.
|
1. A method of etching a material on a substrate, the method comprising:
identifying process conditions for an atomic layer etching process of the material using a modification gas and a removal gas; and
performing the atomic layer etching process on the material on the substrate by:
exposing the substrate to the modification gas to modify a surface of the material, the modification gas having a modification energy and a desorption energy with respect to the material to be etched, and
exposing the modified surface to the removal gas and igniting a plasma to remove the modified surface,
wherein the modification energy is less than the desorption energy, and the desorption energy is less than a surface binding energy of the material;
wherein the identifying the process conditions comprises selecting a substrate temperature for performing the exposing the substrate to the modification gas, wherein an ion energy provided by the substrate temperature is between the modification energy and the desorption energy;
wherein the material has a surface binding energy greater than about 6 eV; and
further comprising setting the substrate at a temperature to provide an ion energy between the modification energy and the desorption energy prior to performing the atomic layer etching process.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
10. The method of
11. The method of
|
This application is a continuation of U.S. patent application Ser. No. 15/841,205, filed Dec. 13, 2017, and titled “DESIGNER ATOMIC LAYER ETCHING,” which claims benefit of U.S. Provisional Patent Application No. 62/436,286, filed Dec. 19, 2016, and titled “DESIGNER ATOMIC LAYER ETCHING,” and U.S. Provisional Patent Application No. 62/532,916, filed Jul. 14, 2017, and titled “DESIGNER ATOMIC LAYER ETCHING,” which are incorporated by reference herein in their entireties and for all purposes.
Semiconductor fabrication processes include etching of various materials. As feature sizes shrink, there is a growing need for atomic scale processing such as Atomic Layer Etch (ALE). However, performing ALE in a self-limiting manner without sputtering for a variety of materials is challenging.
Methods and apparatuses for processing semiconductor substrates are described herein. One aspect involves a method of etching a material on a substrate, the method including: identifying process conditions for an atomic layer etching process of the material using a modification gas and a removal gas; and performing the atomic layer etching process on the material on the substrate by: exposing the substrate to the modification gas to modify a surface of the material, the modification gas having a modification energy and a desorption energy with respect to the material to be etched, and exposing the modified surface to the removal gas and igniting a plasma to remove the modified surface, whereby the modification energy is less than the desorption energy, and the desorption energy is less than a surface binding energy of the material.
In various embodiments, identifying the process conditions includes selecting a substrate temperature for performing the exposing the substrate to the modification gas, such that the energy provided by the substrate temperature is between the modification energy and the desorption energy.
In various embodiments, identifying the process conditions includes selecting a bias power for applying a bias during the exposing the modified surface to the removal gas, such that the energy provided by the bias is between the desorption energy and the surface binding energy.
In various embodiments, the modification gas is selected to adsorb to the material without etching the material.
In various embodiments, the removal gas is selected to remove the modified surface without etching underlying unmodified material.
In some embodiments, the process conditions may be any one or more of: temperature, chamber pressure, plasma power, bias power, modification gas flow, and exposure time.
The method may also include modifying the process conditions within a process window. The process window may be defined by a minimum and maximum bias power delivered to a pedestal holding the substrate such that the minimum bias power is the minimum used to remove the modified surface and the maximum bias power is the highest bias that can be used without sputtering the material underlying the modified surface.
In various embodiments, the material is any one of silicon, carbon, tungsten, and tantalum. In some embodiments, the method also includes cooling the substrate to a temperature less than about 0° C. prior to performing the atomic layer etching process, whereby the process condition identified is temperature, and whereby the material is tantalum.
In various embodiments, the substrate is exposed to the modification gas at a substrate temperature less than about 0° C. In some embodiments, the temperature is between about −20° C. and about 0° C.
In some embodiments, the modification gas is a halogen-containing gas. In some embodiments, the removal gas is an inert gas.
In various embodiments, the atomic layer etching also includes purging a chamber housing the substrate between the exposing the substrate to the modification gas and the exposing the substrate to the removal gas.
Another aspect involves a method of etching tantalum on a substrate, the method including: providing the substrate including tantalum; cooling the substrate to a temperature less than about 0° C.; and performing atomic layer etching of the tantalum by: exposing the substrate to a modification gas to modify a surface of the tantalum, and exposing the modified surface to a removal gas and igniting a plasma to remove the modified surface of the tantalum.
In various embodiments, the substrate is exposed to the modification gas at a substrate temperature less than about 0° C. In some embodiments, the temperature is between about −20° C. and about 0° C.
In various embodiments, the substrate includes tantalum nitride. In some embodiments, the method also includes purging a chamber housing the substrate between the exposing the substrate to the modification gas and the exposing the substrate to the removal gas. Purging can be done using any inert gas such as N2, Ar, Ne, He, and their combinations.
In some embodiments, the modification gas is chlorine. In some embodiments, the modification gas is any one or more of bromine, iodine, sulfur hexafluoride, silicon tetrafluoride, and boron trichloride (BCl3).
In various embodiments, the removal gas is argon. In some embodiments, neon or krypton may be used. In a removal operation, the substrate may be exposed to an energy source (e.g. activating or ion bombardment gas or chemically reactive species that induces removal), such as argon or helium, to etch the substrate by providing enough energy to desorb the modified tantalum surface but insufficient to sputter the tantalum such that energy is less than the surface binding energy. In some embodiments, removal may be isotropic.
In various embodiments, a bias is applied to at least one of the exposing the substrate to the modification gas and the exposing the modified surface to the removal gas. The bias power may be selected depending on the threshold sputter yield of the activated removal gas with the deposited metal on the substrate.
Another aspect involves apparatus for processing a substrate, the apparatus including: a process chamber including a showerhead and a substrate support for holding the substrate having a material, a plasma generator, and a controller having at least one processor and a memory, whereby the at least one processor and the memory are communicatively connected with one another, the at least one processor is at least operatively connected with flow-control hardware, and the memory stores machine-readable instructions for: causing identification of process conditions for an atomic layer etching process of the material using a modification gas and a removal gas; and causing performance of the atomic layer etching process on the material on the substrate by: causing introduction of a modification gas to modify a surface of the material, the modification gas having a modification energy and a desorption energy with respect to the material to be etched, and causing introduction of the removal gas and generation of a plasma to remove the modified surface, whereby the modification energy is less than the desorption energy, and the desorption energy is less than a surface binding energy of the material.
In various embodiments, instructions for causing introduction of the process conditions includes instructions for causing selection of a substrate temperature for performing the exposing the substrate to the modification gas, such that the energy provided by the substrate temperature is between the modification energy and the desorption energy.
In various embodiments, instructions for causing introduction of the process conditions includes instructions for causing selection of a bias power for applying a bias during the exposing the modified surface to the removal gas, such that the energy provided by the bias is between the desorption energy and the surface binding energy.
In various embodiments, the modification gas is selected to adsorb to the material without etching the material. In various embodiments, the removal gas is selected to remove the modified surface without etching underlying unmodified material.
In some embodiments, instructions for causing introduction of the process conditions includes instructions for causing selection of the process conditions from any one or more of: temperature, chamber pressure, plasma power, bias power, modification gas flow, and exposure time.
The apparatus may also include instructions for causing modification of the process conditions within a process window. The process window may be defined by a minimum and maximum bias power delivered to a pedestal holding the substrate such that the minimum bias power is the minimum used to remove the modified surface and the maximum bias power is the highest bias that can be used without sputtering the material underlying the modified surface.
In various embodiments, instructions for causing performance of the atomic layer etching also includes instructions for causing purging of the process chamber housing the substrate between instructions for causing introduction of the modification gas and the causing of the introduction of the removal gas.
Another aspect involves an apparatus for processing a substrate, the apparatus including: a process chamber including a showerhead and a substrate support for holding the substrate, a plasma generator, and a controller having at least one processor and a memory, whereby the at least one processor and the memory are communicatively connected with one another, the at least one processor is at least operatively connected with flow-control hardware, and the memory stores machine-readable instructions for: causing the temperature of the substrate support having the substrate including tantalum to be set to a temperature less than about 0° C.; and causing performance of atomic layer etching of the tantalum by: causing introduction of a modification gas to modify a surface of the tantalum, and causing the introduction of a removal gas and generation of a plasma to remove the modified tantalum.
In various embodiments, the instructions for causing the temperature of the substrate support to be set to a temperature less than about 0° C. includes instructions for causing the temperature of the substrate support to be set to a temperature between about −20° C. and about 0° C.
In various embodiments, instructions for causing performance of the atomic layer etching of the tantalum also includes instructions for causing purging of the process chamber housing the substrate between instructions for causing introduction of the modification gas and the causing of the introduction of the removal gas. Purging can be done using any inert gas such as N2, Ar, Ne, He, and their combinations.
In various embodiments, the memory further stores instructions for causing a bias to be applied to the substrate support for holding the substrate during at least one of the introduction of the modification gas and introduction of the removal gas. The bias power may be selected depending on the threshold sputter yield of the activated removal gas with the deposited metal on the substrate.
These and other aspects are described further below with reference to the drawings.
In the following description, numerous specific details are set forth to provide a thorough understanding of the presented embodiments. The disclosed embodiments may be practiced without some or all of these specific details. In other instances, well-known process operations have not been described in detail to not unnecessarily obscure the disclosed embodiments. While the disclosed embodiments will be described in conjunction with the specific embodiments, it will be understood that it is not intended to limit the disclosed embodiments.
Etching processes often involve exposing a material to be etched to a combination of etching gases to remove the material. However, such removal may not be self-limiting and in some cases may etch more than desired, or result in an undesirable feature profile. As feature sizes shrink, there is a growing need for atomic scale processing such as Atomic Layer Etch (ALE). Atomic layer etch is a cyclic process of nominally self-limiting steps that result in digital and small changes in film thicknesses. The process is characterized by smoothness and conformality, and also directionality in the case of some ALE.
ALE is a multi-step process used in advanced semiconductor manufacturing (e.g. technology node<10 nm) for the blanket removal or pattern-definition etching of ultra-thin layers of material with atomic scale in-depth resolution and control. ALE is a technique that removes thin layers of material using sequential self-limiting reactions. Generally, ALE may be performed using any suitable technique. Examples of atomic layer etch techniques are described in U.S. Pat. No. 8,883,028, issued on Nov. 11, 2014; and U.S. Pat. No. 8,808,561, issued on Aug. 19, 2014, which are herein incorporated by reference for purposes of describing example atomic layer etch and etching techniques. In various embodiments, ALE may be performed with plasma, or may be performed thermally.
ALE may be performed in cycles. The concept of an “ALE cycle” is relevant to the discussion of various embodiments herein. Generally an ALE cycle is the minimum set of operations used to perform an etch process one time, such as etching a monolayer. The result of one cycle is that at least some of a film layer on a substrate surface is etched. Typically, an ALE cycle includes a modification operation to form a reactive layer, followed by a removal operation to remove or etch only this modified layer. The cycle may include certain ancillary operations such as sweeping one of the reactants or byproducts. Generally, a cycle contains one instance of a unique sequence of operations. As an example, an ALE cycle may include the following operations: (i) delivery of a reactant gas, (ii) purging of the reactant gas from the chamber, (iii) delivery of a removal gas and an optional plasma, and (iv) purging of the chamber. In some embodiments, etching may be performed nonconformally.
A cycle may only partially etch about 0.1 nm to about 50 nm of material, or between about 0.1 nm and about 20 nm of material, or between about 0.1 nm and about 2 nm of material, or between about 0.1 nm and about 5 nm of material, or between about 0.2 nm and about 50 nm of material, or between about 0.2 nm and about 5 nm of material. The amount of material etched in a cycle may depend on the purpose of etching in a self-limiting manner. In some embodiments, a cycle of ALE may remove less than a monolayer of material.
ALE process conditions, such as chamber pressure, substrate temperature, plasma power, frequency, and type, and bias power, depend on the material to be etched, the composition of the gases used to modify the material to be etched, the material underlying the material to be etched, and the composition of gases used to remove the modified material. However, the combination of these factors make performing ALE for etching a variety of materials challenging.
Given the increasing number of new materials being introduced into integrated circuit processing and the large number of combinations of process parameters (gas pressure, wafer temperature, plasma power, ion energy, etc.), achieving an ALE process that does not sputter but also etches in a layer-by-layer self-limiting way for a given material is challenging. A universally applicable tool to perform ALE process development is needed. In addition, having the ability to predict ALE performance or even applicability would focus research and development on materials that are the most promising candidates for ALE.
Provided herein is a method of performing “designer” ALE based on an “ALE synergy” metric for the material to be etched. Disclosed embodiments allow one to design an ALE process using the ALE synergy metric to achieve self-limiting removal of the material while reducing sputtering of the material to be etched, or removal or sputtering of material underlying the material to be etched. Alternately, for an existing process tool and set of accessible process parameters, disclosed embodiments allow one to predict whether a given material can be removed using ALE and, if so, the anticipated quality of the etching. In addition, disclosed embodiments can be used to maximize desired etch selectivity between materials, by designing one material to be etched while another does not under the same conditions.
Disclosed embodiments are applicable to a wide class of materials including semiconductors (e.g., silicon, germanium, silicon germanium (SiGe), gallium nitride (GaN); metals (e.g., tungsten, cobalt, copper, tantalum); dielectrics (e.g., silicon oxide (SiO2), silicon nitride (SiN)); and ashable hard masks such as carbon. Disclosed embodiments are also suitable for etching compounds such as nitrides and oxides. It can be utilized to develop new or improved unit or integrated processes as well as standalone or clustered hardware. The methodology can be implemented with appropriate computer software for offline use or embedded in a process tool for recipe development, process qualification, or process control.
The methodology is universally applicable but can be customized for a given material-process tool combination, lending itself to implementation as a computer algorithm. Being based on atomistic energy considerations, the approach is inherently scalable and can be applied to both present and future device technology nodes. Its ability to predict how well an ALE process is working or would work relative to the ideal is an additional benefit of the approach.
Disclosed embodiments are suitable for performing ALE for a broad class of materials of interest in integrated circuit technology (e.g. semiconductors such as silicon, germanium, gallium nitride; metals such as tantalum, tungsten, cobalt; dielectrics such as silicon oxide, and ashable hardmask materials such as amorphous or diamond-like carbon). In the following discussion, non-limiting examples are provided for ALE of silicon (e.g. done by alternating Cl2-plasma and Ar+ bombardment) and ALE of tantalum.
ALE involves splitting the etch process into two (or more) separate steps: modification (operation A) and removal (operation B). For example, the modification operation step modifies the surface layer so that it can be removed easily during the removal operation. A thin layer of material is removed per cycle, where a cycle includes modification and removal, and the cycle can be repeated until the desired depth is reached. Synergy means that favorable etching occurs due to interaction of operations A and B. In ALE, operations A and B are separated in either space or time.
Favorable atomic layer etching occurs due to the interaction of operations A and B, and the following “ALE synergy” metric is used to quantify the strength and impact of the synergistic interaction. ALE synergy is calculated by:
where EPC (“etch per cycle”) is the thickness of substrate material removed in one ALE cycle, typically averaged over many cycles, and A and B are contributions to the EPC from the stand-alone modification and removal operations, respectfully, measured as reference points by performing these operations independently.
Synergy is a test that captures many aspects of ALE behavior, and is well-suited to compare different ALE conditions or systems. It is an underlying mechanism for why etching in operation B stops after reactants from operation A are consumed. It is therefore responsible for the self-limiting behavior in ALE benefits such as aspect ratio independence, uniformity, smoothness, and selectivity.
Disclosed embodiments are structured to achieve an ALE process with high synergy—the ideal being an ALE process with synergy being 100%. This ideal may not be possible to achieve in all cases given practical considerations such as the accessible range of process conditions, wafer throughput requirements, etc. However, tolerance for synergy less than the ideal of 100% will depend on the application and the technology node, and presumably each successive technology generation will demand higher levels of ideality.
Disclosed embodiments for designing an ALE process with high synergy is based on achieving a hierarchical relationship between five defining energies that characterize an overall ALE process and the energy barriers that are overcome to achieve etch with synergy close to 100%.
This relationship is as follows:
Emod<εA<Edes<εB<EO (eqn. 2)
The three energies written with upper case E's (EO, Emod, and Edes) are determined by properties of the material to be etched and the reactant.
EO is the surface binding energy of the unmodified material and is the cohesive force that keeps atoms from being removed from the surface. Values are commonly estimated from heats of sublimation and are typically in the range of 2-10 eV per atom.
Emod is the adsorption barrier to modify the surface and arises from the need to dissociate reactants or reorganize surface atoms. This barrier may be negligible when plasma is used to dissociate the reactants into radicals, such as during plasma chlorination of silicon.
The desorption barrier Edes is the energy used to remove a by-product from the modified surface. For example, in ALE of silicon, the by-product may be SiCl2 (g) with about 2.9 eV desorption energy. This barrier is related to volatility and thermal desorption temperatures.
Experimental values for the E's are found in chemical-physical handbooks and in published scientific papers or can be obtained from ab initio calculations. By way of example, for silicon ALE with Ar+ ions/Cl2, Emod=0.3 eV<Edes˜2.9 eV<EO=4.7 eV.
εA and εB are energies in the surroundings in operations A and B, respectively. In terms of rates, a given reaction will proceed if the energy delivered is high enough as compared to the energy barrier. This energy could be provided by a flux of suitably energetic ions, electrons, etc. (allowing the possibility of a directional energy source) or thermally with an Arrhenius-type relation for the temperature dependence (viz, rate is or characterized by e−E/kT).
εA and εB depend on equipment and process conditions and, within the accessible range of hardware and process parameters, are chosen to provide a high-synergy ALE etch for a given material system.
With regard to temperature, increasing the average temperature by a small amount could dramatically increase the delivered energy. For example, a gas satisfying a Maxwell-Boltzmann distribution has average energy <E>=3/2 kT. Raising temperature from, for example, room temperature of 25° C. (300K) to 325° C. (600K) will double <E>. However, the increase in high energy atoms in the exponential tail of the distribution will increase far more than two times—in this case, the population of atoms having E>1 eV increases by a factor of almost a billion.
The energy dependence of the removal rate for ions depends on the square root of ion energy relative to the threshold energy, with a proportionality constant that is inversely proportional to the surface binding energy E0. With most of the incident ion's kinetic energy dissipated as heat in atom-atom collisions, ion energy of about 20 times the barrier energy is used to provide sufficient energy source for ALE. For example, a 2.5 eV barrier may be overcome using incident ion energy of greater than about 50 eV since about 95% of the incident ions will not be available to drive the ALE process after thermalizing with the wafer lattice.
The order of the inequalities in eqn. (2) indicates that the highest synergy occurs when adsorption takes place without desorption in operation A, and when desorption takes place without removing the unmodified material in operation B. This relation represents the energy “window” for the ALE process. Thus, EO and Emod set the upper and lower bounds of the inequality, so the larger their energy difference, the more latitude one has to achieve sufficient synergy.
The inter-related nature of the E's and epsilons shown in eqn. (2) underscores that fact that success of an ALE process will depend not only on properties of the material-reactant combination (E's), but also on one's choice of reactor conditions (ε's) and energies to meet the criteria for high synergy. Furthermore, throughput is also a factor, as overcoming the barrier depends on constraints in the operation times—analogous to the situation in which a chemical reaction may be thermodynamically favored (i.e. Gibbs free energy change is large and negative) but where the kinetics are such that the reaction time is impractically long.
Disclosed embodiments can also be used to design for etch selectivity between materials, by designing one material to etch while another does not under the same conditions. This is a potential benefit of the methodology, given the difficulty of achieving high etch selectivity (such as between a substrate and a masking layer, between a material to be etched and an underlying etch stop layer, etc.)
A similar formalism to eqns. (1) and (2), and a similar methodology based on first-principles energetic considerations can be developed for Atomic Layer Deposition (ALD), given that ALD and ALE are similar being sequential, self-limiting, atomistic processes. In some embodiments, ALD and ALE may be combined in a series of operations used to fabricate semiconductor devices. For example, further description regarding integration of ALD and ALE are described in U.S. Pat. No. 9,576,811 issued Feb. 21, 2017 entitled “INTEGRATING ATOMIC SCALE PROCESSES: ALD (ATOMIC LAYER DEPOSITION) AND ALE (ATOMIC LAYER ETCH)” which is herein incorporated by reference in its entirety.
In operation 299, process conditions for atomic layer etching are identified. Example process conditions include temperature, chamber pressure, plasma power, bias power, modification gas flow, and exposure time. These process conditions may be process conditions used during modification, or during removal, or both. Example process conditions include substrate temperature for performing the exposing the substrate to the modification gas, and bias power for applying a bias during exposing of the modified surface to a removal gas, performed in operation 211 as described below.
In operation 201, EO is determined. EO sets the upper energy boundary of the energy inequality given in Eqn. 2. EO is determined by the choice of material, so in effect choosing EO is equivalent to choosing the material to etch. If the choice of material is to be determined, one may select a material having an energy EO as large as possible since this would give the largest process window in which to achieve high synergy.
In operation 203, a reactant or modification gas for etching the material selected in operation 201 is chosen. This choice will dictate the values of Emod and Edes depending on the interaction of the modification gas with the film to be etched. The value for Emod should be small enough to give flexibility for the choices of εA and εB but large enough so that reactant will react but does not desorb (Edes>Emod). These values can be estimated from ab initio calculations or experimental tests with Arrhenius equation (for Emod) and from volatility measurements, ab initio calculations, or thermal desorption temperatures (for Edes).
In operation 205, an energy delivery modality is selected such that the modality determines values for εA and εB whereby Emod<εA<Edes<εB<O. These εA and εB values represent the useful energy delivered to the surface (e.g. energetic flux of ions, photons or electrons, chemical energy, etc.) or available from the surroundings (e.g. substrate or plasma temperature). In various embodiments, εA represents the energy applied during the modification operation (operation A), which is sufficient to modify the substrate (Emod<εA), but low enough to prevent the modification gas from reacting with the surface (εA<Edes). In various embodiments, εB represents the energy applied during the removal operation (operation B), which is sufficient to remove the modified surface (Edes<εB), and low enough to prevent sputtering of the material to be etched (εB<EO). For any given material, depending on the modification gas, Emod and Edes may vary.
In the case of ALE of silicon using Cl2 as a modification gas and Ar+ as a removal gas, εA can be determined by the temperature of the Cl2 (thermal) or the Cl2 plasma, while εB can be determined by the useful energy delivered by the Ar ions. For example, if plasma is used, this can affect reaction pathway (and thus Emod and Edes) and one may select a different modification gas. In various embodiments, the energy for operation A, or εA, is modulated by varying the temperature of the substrate during the modification operation, while the energy for operation B, or εB, is modulated by varying the plasma conditions during the removal operation (such as plasma power or bias power). Thus, to achieve ALE in a self-limiting manner, if the range between Emod and Edes is small, the temperature range for performing the modification operation without causing desorption is small, and if the range between Emod and Edes is large, the temperature range for performing the modification operation without causing desorption is large. If the range between Edes and EO is small, the range of process conditions for performing the removal operation without sputtering is small, while if the range between Edes and EO is large, the range of process conditions for performing the removal operation without sputtering is large.
In operation 207a, the synergy of the resulting ALE process is measured, and in operation 207b, the ALE process conditions are modified to increase the synergy further while still meeting Eqn 2 among the five energies. One could utilize a range of values and measure the individual and synergistic etch rates to calculate the synergy. For example, if Ar+ ion bombardment is used, one could bias the wafer and run through a range of ion energies (e.g. 10-100 eV). This can be used to determine the bias window in which synergy is the highest.
In some embodiments, operation 201 may be repeated if the determined synergy is not a desired value. In some embodiments, operations 203 and 205 may be performed repeatedly to evaluate the energy delivery modality to select a modification gas having desirable synergy properties.
In operation 209, the substrate is exposed to the modification gas selected in operation 203 to modify the surface of the substrate based on the process conditions selected.
In operation 211, the modified surface is removed from the substrate, using process conditions such as bias power modified in operation 207b to maximize synergy. In some embodiments, operations 209 and 211 are repeated.
Table 1 shows example synergies for ALE of various materials using various modification gases for the modification operation and argon plasma for the removal.
TABLE 1
ALE
ALE
Material
Modification
Removal
Measurements
Silicon
Chlorine plasma
50 eV Ar+
Synergy = 90%
EPC = 0.70 nm/cycle
α = 0.03 nm/cycle
β = 0.04 nm/cycle
Germanium
Chlorine plasma
25 eV Ar+
Synergy = 66%
EPC = 0.80 nm/cycle
α = 0.20 nm/cycle
β = 0.07 nm/cycle
Amorphous
Oxygen plasma
50 eV Ar+
Synergy = 97%
carbon
EPC = 0.31 nm/cycle
α = 0 nm/cycle
β = 0.01 nm/cycle
Tungsten
Chlorine plasma
60 eV Ar+
Synergy = 95%
EPC = 0.21 nm/cycle
α = 0 nm/cycle
β = 0.01 nm/cycle
Gallium nitride
Chlorine plasma
70 eV Ar+
Synergy = 91%
EPC = 0.33 nm/cycle
α = 0 nm/cycle
β = 0.03 nm/cycle
Silicon dioxide
Chlorine plasma
70 eV Ar+
Synergy = 80%
EPC = 0.50 nm/cycle
α = 0 nm/cycle
β = 0.10 nm/cycle
Tantalum is used as a demonstrated example of determining how to modulate process conditions for tantalum ALE using the operations of
In operation 203, a reactant is chosen based on Emod and Edes. For example, the adsorption barrier (Emod) are taken to be ˜0 if plasma is used during modification. Edes is determined by estimating the thermal desorption temperatures which are found in literature for some reactant material systems. The energy delivery modality is determined in operation 205 for εA and εB. The synergy is then calculated in operation 207a, and the process conditions modified if needed in operation 207b. It will be understood that in various embodiments, any one or more inert carrier gases (such as Na, Ar, Ne, He, or combinations thereof) may be flowed during any of the modification or the removal operations. Additionally, for an ALE cycle, the chamber may be purged after modification, or after removal, or both in some embodiments. In some embodiments, an ALE cycle includes modification, purge, removal, and purge. Purging may involve a sweep gas, which may be a carrier gas used in other operations or a different gas. In some embodiments, purging may involve evacuating the chamber.
For all examples provided in
For germanium, the desorption temperature is at 350° C. for GeCl2, and Edes is inferred from this temperature to be between 1 and 2 eV (to form by product GeCl2 when a germanium surface is modified by chlorine). The surface binding energy of germanium is 3.8 eV.
For tungsten, the Edes inferred from desorption temperature of about 800° C. using chlorine as the modification gas is about 3 eV (to form a byproduct WCl5 when a tungsten surface is modified by chlorine). The surface binding energy for tungsten is 8.8 eV.
For carbon, the Edes inferred from desorption temperature of about 850° C. using oxygen as the modification gas is about 3 eV (to form a byproduct CO when a carbon surface is modified by oxygen). The surface binding energy for graphitic carbon is 7.4 eV.
For tantalum, the Edes inferred from desorption temperature of about 23° C. using chlorine as the modification gas is about 1.5 eV (to form a byproduct TaCl5 when a tantalum surface is modified by chlorine). The surface binding energy for tantalum is 8.1 eV.
The relative value for the desorption barrier (white triangles) is estimated based on thermal desorption temperatures, which are found in literature for these reactant-material systems. The temperatures indicated in
For the example of tantalum, in various embodiments, tantalum may be etched using ALE in accordance with certain disclosed embodiments. For example, upon identifying EO, Edes, and Emod for using chlorine (as an example modification gas) for etching tantalum, a substrate having tantalum may be etched using the following example method.
In operation 601, a substrate having tantalum is provided to a process chamber. The substrate may be a silicon wafer, e.g., a 200-mm wafer, a 300-mm wafer, or a 450-mm wafer, including wafers having one or more layers of material such as dielectric, conducting, or semi-conducting material deposited thereon. A patterned substrate may have “features” such as vias or contact holes, which may be characterized by one or more of narrow and/or re-entrant openings, constrictions within the features, and high aspect ratios. The features may be formed in one or more of the above described layers. One example of a feature is a hole or via in a semiconductor substrate or a layer on the substrate. Another example is a trench in a substrate or layer. In various embodiments, the feature may have an under-layer, such as a barrier layer or adhesion layer. Non-limiting examples of under-layers include dielectric layers and conducting layers, e.g., silicon oxides, silicon nitrides, silicon carbides, metal oxides, metal nitrides, metal carbides, and metal layers. In various embodiments, the substrate includes tantalum or tantalum derivatives. In some embodiments, the substrate includes tantalum nitride, or two or more layers of tantalum and/or tantalum nitride.
In operation 603, the substrate is exposed to a modification gas to modify a surface of the tantalum at a low substrate temperature. During this operation, or prior to introducing the gas but after providing the substrate to the process chamber, the substrate is cooled to a low temperature, a low temperature being a temperature at, about, or less than about 0° C., such as between −30° C. and about 0° C.
The modification gas modifies a surface of the tantalum such that the energy applied during modification, such as low temperature, achieves an energy between the modification energy (energy sufficient to modify the surface) and the desorption energy. The temperature remains low to prevent the modification gas from reacting with the tantalum, as such reaction would prevent the self-limiting behavior of atomic layer etching from being performed. For example, at a temperature of about 60° C., etching of the tantalum would occur when exposed to chlorine gas, therefore not resulting in an ALE process.
In various embodiments, the modification gas flow may be modulated to vary the amount of modification gas introduced to the substrate. The substrate may be exposed to the modification gas for any suitable exposure time. In some embodiments, the substrate is exposed for an exposure time sufficient to adsorb the modification gas onto the surface of the tantalum. In some embodiments, the exposure time is at least about 1 second, or about 1 second, or about 2 seconds.
In some embodiments, during operation 603, a plasma is also ignited to form the modified surface of the tantalum. Plasma increases adsorption time by enabling faster adsorption kinetics. For example, plasma lowers energy barrier Ewes by converting the modification gas to radicals. In some embodiments, a chlorine-based plasma may be generated during this operation. The species generated from a chlorine-based plasma can be generated in situ by forming a plasma in the process chamber housing the substrate or they can be generated remotely in a process chamber that does not house the substrate such as a remote plasma generator, and can be supplied into the process chamber housing the substrate. In various embodiments, the plasma may be an inductively coupled plasma or a capacitively coupled plasma or a microwave plasma. Power for an inductively coupled plasma may be set at between about 50 W and about 2000 W, such as about 900 W. Power may be set at a low enough level so as not to cause direct plasma etching of the substrate.
In a modification operation, a substrate may be modified using a halogen-containing chemistry. For example, a substrate may be chlorinated by introducing chlorine into the chamber. Chlorine is used as an example modification chemistry in disclosed embodiments, but it will be understood that in some embodiments, a different modification chemistry is introduced into the chamber. Examples include bromine, iodine, sulfur hexafluoride, silicon tetrafluoride, and boron trichloride (BCl3).
In operation 605, the chamber is optionally purged. In a purge operation, non-surface-bound active chlorine species may be removed from the process chamber. This can be done by purging and/or evacuating the process chamber to remove non-adsorbed modification chemistry, without removing the adsorbed layer. The species generated in a chlorine-based plasma can be removed by stopping the plasma and allowing the remaining species to decay, optionally combined with purging and/or evacuation of the chamber. Purging can be done using any inert gas such as N2, Ar, Ne, He, and their combinations.
In operation 607, the substrate is exposed to a removal gas and a plasma is ignited to remove the modified surface. In various embodiments, the removal gas is argon. In some embodiments, neon or krypton may be used. In a removal operation, the substrate may be exposed to an energy source (e.g. activating or ion bombardment gas or chemically reactive species that induces removal), such as argon or helium, to etch the substrate by providing enough energy to desorb the modified tantalum surface but insufficient to sputter the tantalum such that energy is less than the surface binding energy. In some embodiments, removal may be isotropic. In some embodiments, the modified surface in operation 607 can be removed by raising substrate temperature, but such removal is isotropic. For example, in some embodiments, removal using heat may be used for desorption, but such removal may be isotropic.
The estimated rate of desorption is lower at higher temperatures than lower temperatures, and thus in various embodiments, plasma is ignited to increase the rate of desorption. Ions generated from the plasma allow for removal at low temperatures using anisotropic etching. Using ions allows an alternative technique to etch to perform etching directionally and to perform an etching process that is not dependent on Arrhenius rate law. In some embodiments, a bias is applied during at least one of operation 607 and 603 to aid removal by atomic layer etching. It will be understood that substantial energy loss such as about 90% of energy occurs due to collisions, and thus anisotropic etching by applying a bias helps overcome energy losses to effectively remove a modified tantalum layer.
During removal, a bias may be optionally applied to facilitate directional ion bombardment. The bias power is selected to prevent sputtering but allow the removal gas to enter the feature and etch the tungsten at or near the opening of the feature to thereby open it. The bias power may be selected depending on the threshold sputter yield of the activated removal gas with the deposited metal on the substrate. Sputtering as used herein may refer to physical removal of at least some of a surface of a substrate. Ion bombardment may refer to physical bombardment of a species onto a surface of a substrate.
In operation 609, the chamber is optionally purged to remove reacted by-products from the chamber. The chamber may be purged using any of the gases or techniques as described above with respect to operation 605.
As shown, in some embodiments, operations 603-609 may be optionally repeated as necessary to etch the desired amount of tantalum from the substrate.
Inductively coupled plasma (ICP) reactors which, in certain embodiments, may be suitable for atomic layer etching (ALE) operations are now described. Such ICP reactors have also described in U.S. Patent Application Publication No. 2014/0170853, filed Dec. 10, 2013, and titled “IMAGE REVERSAL WITH AHM GAP FILL FOR MULTIPLE PATTERNING,” hereby incorporated by reference in its entirety and for all purposes. Although ICP reactors are described herein, in some embodiments, it should be understood that capacitively coupled plasma reactors may also be used.
Elements for plasma generation include a coil 733 is positioned above window 711. In some embodiments, a coil is not used in disclosed embodiments. The coil 733 is fabricated from an electrically conductive material and includes at least one complete turn. The example of a coil 733 shown in
Process gases (e.g. chlorine, argon, oxygen, etc.) may be flowed into the processing chamber 701 through one or more main gas flow inlets 760 positioned in the upper chamber 702 and/or through one or more side gas flow inlets 770. Likewise, though not explicitly shown, similar gas flow inlets may be used to supply process gases to a capacitively coupled plasma processing chamber. A vacuum pump, e.g., a one or two stage mechanical dry pump and/or turbomolecular pump 740, may be used to draw process gases out of the process chamber 701 and to maintain a pressure within the process chamber 701. For example, the pump may be used to evacuate the chamber 701 during a purge operation of ALE. A valve-controlled conduit may be used to fluidically connect the vacuum pump to the processing chamber 701 so as to selectively control application of the vacuum environment provided by the vacuum pump. This may be done employing a closed-loop-controlled flow restriction device, such as a throttle valve (not shown) or a pendulum valve (not shown), during operational plasma processing. Likewise, a vacuum pump and valve controlled fluidic connection to the capacitively coupled plasma processing chamber may also be employed.
During operation of the apparatus, one or more process gases may be supplied through the gas flow inlets 760 and/or 770. In certain embodiments, process gas may be supplied only through the main gas flow inlet 760, or only through the side gas flow inlet 770. In some cases, the gas flow inlets shown in the figure may be replaced more complex gas flow inlets, one or more showerheads, for example. The Faraday shield 749 and/or optional grid 750 may include internal channels and holes that allow delivery of process gases to the chamber 701. Either or both of Faraday shield 749 and optional grid 750 may serve as a showerhead for delivery of process gases. In some embodiments, a liquid vaporization and delivery system may be situated upstream of the chamber 701, such that once a liquid reactant or precursor is vaporized, the vaporized reactant or precursor is introduced into the chamber 701 via a gas flow inlet 760 and/or 770. Example liquid precursors include SiCl4 and silicon amides.
Radio frequency power is supplied from the RF power supply 741 to the coil 733 to cause an RF current to flow through the coil 733. The RF current flowing through the coil 733 generates an electromagnetic field about the coil 733. The electromagnetic field generates an inductive current within the upper sub-chamber 702. The physical and chemical interactions of various generated ions and radicals with the wafer 719 selectively etch features of and deposit layers on the wafer.
If the plasma grid is used such that there is both an upper sub-chamber 702 and a lower sub-chamber 703, the inductive current acts on the gas present in the upper sub-chamber 702 to generate an electron-ion plasma in the upper sub-chamber 702. The optional internal plasma grid 750 limits the amount of hot electrons in the lower sub-chamber 703. In some embodiments, the apparatus is designed and operated such that the plasma present in the lower sub-chamber 703 is an ion-ion plasma.
Both the upper electron-ion plasma and the lower ion-ion plasma may contain positive and negative ions, though the ion-ion plasma will have a greater ratio of negative ions to positive ions. Volatile etching and/or deposition byproducts may be removed from the lower sub-chamber 703 through port 722. The chuck 717 disclosed herein may operate at temperatures ranging between about −200° C. and about 600° C. or between about −20° C. and about 250° C. for processing a substrate to etch tantalum, the chuck 717 may be set at a temperature less than about 0° C. The temperature will depend on the process operation and specific recipe and the tool used.
Chamber 701 may be coupled to facilities (not shown) when installed in a clean room or a fabrication facility. Facilities include plumbing that provide processing gases, vacuum, temperature control, and environmental particle control. These facilities are coupled to chamber 701, when installed in the target fabrication facility. Additionally, chamber 701 may be coupled to a transfer chamber that allows robotics to transfer semiconductor wafers into and out of chamber 701 using typical automation.
In some embodiments, a system controller 730 (which may include one or more physical or logical controllers) controls some or all of the operations of a processing chamber. The system controller 730 may include one or more memory devices and one or more processors. In some embodiments, the apparatus includes a switching system for controlling flow rates and durations when disclosed embodiments are performed. In some embodiments, the apparatus may have a switching time of up to about 500 ms, or up to about 750 ms. Switching time may depend on the flow chemistry, recipe chosen, reactor architecture, and other factors.
In some implementations, a controller 730 is part of a system, which may be part of the above-described examples. Such systems can comprise semiconductor processing equipment, including a processing tool or tools, chamber or chambers, a platform or platforms for processing, and/or specific processing components (a wafer pedestal, a gas flow system, etc.). These systems may be integrated with electronics for controlling their operation before, during, and after processing of a semiconductor wafer or substrate. The electronics may be referred to as the “controller,” which may control various components or subparts of the system or systems. The controller 730, depending on the processing parameters and/or the type of system, may be programmed to control any of the processes disclosed herein, including the delivery of processing gases, temperature settings (e.g., heating and/or cooling), pressure settings, vacuum settings, power settings, radio frequency (RF) generator settings, RF matching circuit settings, frequency settings, flow rate settings, fluid delivery settings, positional and operation settings, wafer transfers into and out of a tool and other transfer tools and/or load locks connected to or interfaced with a specific system.
Broadly speaking, the controller 730 may be defined as electronics having various integrated circuits, logic, memory, and/or software that receive instructions, issue instructions, control operation, enable cleaning operations, enable endpoint measurements, and the like. The integrated circuits may include chips in the form of firmware that store program instructions, digital signal processors (DSPs), chips defined as application specific integrated circuits (ASICs), and/or one or more microprocessors, or microcontrollers that execute program instructions (e.g., software). Program instructions may be instructions communicated to the controller in the form of various individual settings (or program files), defining operational parameters for carrying out a particular process on or for a semiconductor wafer or to a system. The operational parameters may, in some embodiments, be part of a recipe defined by process engineers to accomplish one or more processing steps during the fabrication of one or more layers, materials, metals, oxides, silicon, silicon dioxide, surfaces, circuits, and/or dies of a wafer. In some embodiments, controller 730 may be used to determine a window for temperature for the modification operation of ALE, or to determine a window for process conditions for the removal operation of ALE, or both.
The controller 730, in some implementations, may be a part of or coupled to a computer that is integrated with, coupled to the system, otherwise networked to the system, or a combination thereof. For example, the controller may be in the “cloud” or all or a part of a fab host computer system, which can allow for remote access of the wafer processing. The computer may enable remote access to the system to monitor current progress of fabrication operations, examine a history of past fabrication operations, examine trends or performance metrics from a plurality of fabrication operations, to change parameters of current processing, to set processing steps to follow a current processing, or to start a new process. In some examples, a remote computer (e.g. a server) can provide process recipes to a system over a network, which may include a local network or the Internet. The remote computer may include a user interface that enables entry or programming of parameters and/or settings, which are then communicated to the system from the remote computer. In some examples, the controller 730 receives instructions in the form of data, which specify parameters for each of the processing steps to be performed during one or more operations. It should be understood that the parameters may be specific to the type of process to be performed and the type of tool that the controller is configured to interface with or control. Thus as described above, the controller 730 may be distributed, such as by comprising one or more discrete controllers that are networked together and working towards a common purpose, such as the processes and controls described herein. An example of a distributed controller for such purposes would be one or more integrated circuits on a chamber in communication with one or more integrated circuits located remotely (such as at the platform level or as part of a remote computer) that combine to control a process on the chamber.
Without limitation, example systems may include a plasma etch chamber or module, a deposition chamber or module, a spin-rinse chamber or module, a metal plating chamber or module, a clean chamber or module, a bevel edge etch chamber or module, a physical vapor deposition (PVD) chamber or module, a chemical vapor deposition (CVD) chamber or module, an ALD chamber or module, an ALE chamber or module, an ion implantation chamber or module, a track chamber or module, and any other semiconductor processing systems that may be associated or used in the fabrication and/or manufacturing of semiconductor wafers.
As noted above, depending on the process step or steps to be performed by the tool, the controller might communicate with one or more of other tool circuits or modules, other tool components, cluster tools, other tool interfaces, adjacent tools, neighboring tools, tools located throughout a factory, a main computer, another controller, or tools used in material transport that bring containers of wafers to and from tool locations and/or load ports in a semiconductor manufacturing factory.
Robot 822 transfers wafer 826 between stations. In one embodiment, robot 822 has one arm, and in another embodiment, robot 822 has two arms, where each arm has an end effector 824 to pick wafers such as wafer 826 for transport. Front-end robot 832, in atmospheric transfer module (ATM) 840, is used to transfer wafers 826 from cassette or Front Opening Unified Pod (FOUP) 834 in Load Port Module (LPM) 842 to airlock 830. Module center 828 inside process module 820 is one location for placing wafer 826. Aligner 844 in ATM 840 is used to align wafers.
In an exemplary processing method, a wafer is placed in one of the FOUPs 834 in the LPM 842. Front-end robot 832 transfers the wafer from the FOUP 834 to an aligner 844, which allows the wafer 826 to be properly centered before it is etched or processed. After being aligned, the wafer 826 is moved by the front-end robot 832 into an airlock 830. Because airlock modules have the ability to match the environment between an ATM and a VTM, the wafer 826 is able to move between the two pressure environments without being damaged. From the airlock module 830, the wafer 826 is moved by robot 822 through VTM 838 and into one of the process modules 820a-320d. In order to achieve this wafer movement, the robot 822 uses end effectors 824 on each of its arms. Once the wafer 826 has been processed, it is moved by robot 822 from the process modules 820a-820d to an airlock module 830. From here, the wafer 826 may be moved by the front-end robot 832 to one of the FOUPs 834 or to the aligner 844.
It should be noted that the computer controlling the wafer movement can be local to the cluster architecture, or can be located external to the cluster architecture in the manufacturing floor, or in a remote location and connected to the cluster architecture via a network. A controller as described above with respect to
Although the foregoing embodiments have been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. It should be noted that there are many alternative ways of implementing the processes, systems, and apparatus of the present embodiments. Accordingly, the present embodiments are to be considered as illustrative and not restrictive, and the embodiments are not to be limited to the details given herein.
Patent | Priority | Assignee | Title |
11450513, | Mar 30 2018 | Lam Research Corporation | Atomic layer etching and smoothing of refractory metals and other high surface binding energy materials |
11664195, | Nov 11 2021 | VELVETCH LLC | DC plasma control for electron enhanced material processing |
11676797, | Nov 11 2021 | VELVETCH LLC | DC plasma control for electron enhanced material processing |
11688588, | Feb 09 2022 | VELVETCH LLC | Electron bias control signals for electron enhanced material processing |
11715623, | Nov 11 2021 | VELVETCH LLC | DC plasma control for electron enhanced material processing |
11721558, | Dec 19 2016 | Lam Research Corporation | Designer atomic layer etching |
11810757, | Jan 04 2023 | VELVETCH LLC | Atomic layer etching by electron wavefront |
11869747, | Jan 04 2023 | VELVETCH LLC | Atomic layer etching by electron wavefront |
11887823, | Feb 09 2022 | VELVETCH LLC | Electron bias control signals for electron enhanced material processing |
Patent | Priority | Assignee | Title |
10056264, | Jun 05 2015 | Lam Research Corporation | Atomic layer etching of GaN and other III-V materials |
10096487, | Aug 19 2015 | Lam Research Corporation | Atomic layer etching of tungsten and other metals |
10269566, | Apr 29 2016 | Lam Research Corporation | Etching substrates using ale and selective deposition |
10374144, | Apr 20 2015 | Lam Research Corporation | Dry plasma etch method to pattern MRAM stack |
10494715, | Apr 28 2017 | Lam Research Corporation | Atomic layer clean for removal of photoresist patterning scum |
10566212, | Jul 14 2017 | Lam Research Corporation | Designer atomic layer etching |
10566213, | Dec 19 2016 | Lam Research Corporation | Atomic layer etching of tantalum |
10685836, | Apr 29 2016 | Lam Research Corporation | Etching substrates using ALE and selective deposition |
10749103, | Apr 20 2015 | Lam Research Corporation | Dry plasma etch method to pattern MRAM stack |
10784086, | Apr 24 2015 | Lam Research Corporation | Cobalt etch back |
10796912, | May 16 2017 | Lam Research Corporation | Eliminating yield impact of stochastics in lithography |
10832909, | Apr 24 2017 | Lam Research Corporation | Atomic layer etch, reactive precursors and energetic sources for patterning applications |
4592801, | Aug 10 1983 | Hitachi Global Storage Technologies Japan, Ltd | Method of patterning thin film |
4756794, | Aug 31 1987 | The United States of America as represented by the Secretary of the Navy | Atomic layer etching |
5411631, | Nov 11 1992 | Tokyo Electron Limited | Dry etching method |
5445988, | Jul 13 1993 | Siemens Aktiengesellschaft | Method for manufacturing a trench in a substrate for use in smart-power technology |
5482802, | Nov 24 1993 | AT&T Corp.; American Telephone and Telegraph Company | Material removal with focused particle beams |
5527425, | Jul 21 1995 | Bell Semiconductor, LLC | Method of making in-containing III/V semiconductor devices |
5789265, | Aug 31 1995 | Kabushiki Kaisha Toshiba | Method of manufacturing blue light-emitting device by using BCL3 and CL2 |
5814239, | Jul 29 1995 | Lumileds LLC | Gas-phase etching and regrowth method for Group III-nitride crystals |
6022806, | Mar 15 1994 | Kabushiki Kaisha Toshiba | Method of forming a film in recess by vapor phase growth |
6083413, | Oct 19 1995 | Massachusetts Institute of Technology | Metals removal process |
6177353, | Sep 15 1998 | Polaris Innovations Limited | Metallization etching techniques for reducing post-etch corrosion of metal lines |
6482745, | Jan 13 1998 | Applied Materials, Inc. | Etching methods for anisotropic platinum profile |
6562700, | May 31 2001 | Bell Semiconductor, LLC | Process for removal of resist mask over low k carbon-doped silicon oxide dielectric material of an integrated circuit structure, and removal of residues from via etch and resist mask removal |
6635965, | May 22 2001 | Novellus Systems, Inc | Method for producing ultra-thin tungsten layers with improved step coverage |
6844258, | May 09 2003 | Novellus Systems, Inc. | Selective refractory metal and nitride capping |
6933242, | Jun 21 2000 | Surface Technology Systems plc | Plasma etching |
7005372, | Jan 21 2003 | Novellus Systems, Inc | Deposition of tungsten nitride |
7115522, | Jul 09 2004 | Qimonda AG | Method for manufacturing semiconductor device |
7141494, | May 22 2001 | Novellus Systems, Inc | Method for reducing tungsten film roughness and improving step coverage |
7196955, | Jan 12 2005 | SAMSUNG ELECTRONICS CO , LTD | Hardmasks for providing thermally assisted switching of magnetic memory elements |
7416989, | Jun 30 2006 | Novellus Systems, Inc | Adsorption based material removal process |
7589017, | May 22 2001 | Novellus Systems, Inc | Methods for growing low-resistivity tungsten film |
7759239, | May 05 2009 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of reducing a critical dimension of a semiconductor device |
7772114, | Dec 05 2007 | Novellus Systems, Inc. | Method for improving uniformity and adhesion of low resistivity tungsten film |
7795148, | Mar 28 2006 | Tokyo Electron Limited | Method for removing damaged dielectric material |
7955972, | May 22 2001 | Novellus Systems, Inc. | Methods for growing low-resistivity tungsten for high aspect ratio and small features |
8048805, | May 22 2001 | Novellus Systems, Inc. | Methods for growing low-resistivity tungsten film |
8058170, | Jun 12 2008 | Novellus Systems, Inc. | Method for depositing thin tungsten film with low resistivity and robust micro-adhesion characteristics |
8124505, | Oct 21 2010 | HRL Laboratories, LLC | Two stage plasma etching method for enhancement mode GaN HFET |
8124531, | Aug 04 2009 | Novellus Systems, Inc | Depositing tungsten into high aspect ratio features |
8252194, | May 02 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of removing silicon oxide |
8551885, | Aug 29 2008 | Novellus Systems, Inc | Method for reducing tungsten roughness and improving reflectivity |
8617411, | Jul 20 2011 | Lam Research Corporation | Methods and apparatus for atomic layer etching |
8808561, | Nov 15 2011 | Lam Research Corporation | Inert-dominant pulsing in plasma processing systems |
8883028, | Dec 28 2011 | Lam Research Corporation | Mixed mode pulsing etching in plasma processing systems |
8993352, | Nov 16 2012 | Tokyo Electron Limited | Plasma processing method and plasma processing apparatus |
9130158, | Mar 27 2014 | Lam Research Corporation | Method to etch non-volatile metal materials |
9230818, | Feb 02 2006 | Trustees of Boston University | Planarization of GaN by photoresist technique using an inductively coupled plasma |
9257638, | Mar 27 2014 | Lam Research Corporation | Method to etch non-volatile metal materials |
9362163, | Jul 30 2013 | Lam Research Corporation | Methods and apparatuses for atomic layer cleaning of contacts and vias |
9378970, | Jan 31 2014 | Commissariat a l Energie Atomique et aux Energies Alternatives; CNRS Centre National de la Recherche Scientifique | Plasma etching process |
9449843, | Jun 09 2015 | Applied Materials, Inc | Selectively etching metals and metal nitrides conformally |
9520821, | Aug 19 2015 | Nidec Motor Corporation | System and method for optimizing flux regulation in electric motors |
9570317, | Dec 28 2012 | Commissariat a l Energie Atomique et aux Energies Alternatives; Centre National de la Recherche Scientifique; UNIVERSITE JOSEPH FOURIER | Microelectronic method for etching a layer |
9570600, | Nov 16 2012 | Massachusetts Institute of Technology | Semiconductor structure and recess formation etch technique |
9576811, | Jan 12 2015 | Lam Research Corporation | Integrating atomic scale processes: ALD (atomic layer deposition) and ALE (atomic layer etch) |
9647206, | Nov 20 2013 | Tokyo Electron Limited | Method for etching layer to be etched |
9768033, | Jul 10 2014 | Tokyo Electron Limited | Methods for high precision etching of substrates |
9805941, | Jan 12 2015 | Lam Research Corporation | Integrating atomic scale processes: ALD (atomic layer deposition) and ALE (atomic layer etch) |
9806252, | Apr 20 2015 | Lam Research Corporation | Dry plasma etch method to pattern MRAM stack |
9837312, | Jul 22 2016 | Lam Research Corporation | Atomic layer etching for enhanced bottom-up feature fill |
9870899, | Apr 24 2015 | Lam Research Corporation | Cobalt etch back |
9972504, | Aug 07 2015 | Lam Research Corporation | Atomic layer etching of tungsten for enhanced tungsten deposition fill |
9991128, | Feb 05 2016 | Lam Research Corporation | Atomic layer etching in continuous plasma |
9997371, | Apr 24 2017 | Lam Research Corporation | Atomic layer etch methods and hardware for patterning applications |
20010024769, | |||
20010053585, | |||
20020009883, | |||
20020051728, | |||
20020058409, | |||
20030015704, | |||
20040004056, | |||
20040137749, | |||
20040209476, | |||
20050006222, | |||
20050061234, | |||
20050098440, | |||
20050167399, | |||
20050208754, | |||
20060009040, | |||
20060051959, | |||
20060169669, | |||
20060172530, | |||
20060194435, | |||
20070049036, | |||
20070095367, | |||
20070117040, | |||
20070202254, | |||
20070212889, | |||
20070238301, | |||
20070246442, | |||
20090020884, | |||
20090075472, | |||
20090226611, | |||
20090236693, | |||
20090256220, | |||
20090286402, | |||
20090289263, | |||
20100060539, | |||
20100291751, | |||
20100297847, | |||
20110117678, | |||
20110130011, | |||
20110139748, | |||
20110151635, | |||
20110192820, | |||
20110212274, | |||
20110244688, | |||
20120009785, | |||
20120077349, | |||
20120100308, | |||
20120115329, | |||
20120276657, | |||
20130023125, | |||
20130099277, | |||
20130105303, | |||
20130115763, | |||
20130168354, | |||
20130200391, | |||
20130313561, | |||
20140061861, | |||
20140120688, | |||
20140134847, | |||
20140170853, | |||
20140175617, | |||
20140178568, | |||
20140193580, | |||
20140239462, | |||
20140335666, | |||
20150017812, | |||
20150037972, | |||
20150041809, | |||
20150064917, | |||
20150084156, | |||
20150170957, | |||
20150214474, | |||
20150228495, | |||
20150243883, | |||
20150270140, | |||
20150345029, | |||
20160013063, | |||
20160020152, | |||
20160064244, | |||
20160118246, | |||
20160135274, | |||
20160203995, | |||
20160293437, | |||
20160308112, | |||
20160314985, | |||
20160358782, | |||
20160365248, | |||
20160379824, | |||
20170040214, | |||
20170053810, | |||
20170069462, | |||
20170117159, | |||
20170125256, | |||
20170170036, | |||
20170178917, | |||
20170178920, | |||
20170229311, | |||
20170316935, | |||
20180019387, | |||
20180033635, | |||
20180102236, | |||
20180174860, | |||
20180240682, | |||
20180308695, | |||
20180312973, | |||
20180337046, | |||
20180350624, | |||
20190244805, | |||
20190312194, | |||
20200118835, | |||
20200286743, | |||
20200402801, | |||
20210005425, | |||
CN101015047, | |||
CN101351869, | |||
CN101388359, | |||
CN101631894, | |||
CN102934208, | |||
CN103748658, | |||
CN104040021, | |||
CN104651893, | |||
CN105308723, | |||
CN105390437, | |||
CN105789027, | |||
CN1550575, | |||
CN1552097, | |||
CN1568376, | |||
EP987745, | |||
EP1469511, | |||
JP2000323483, | |||
JP2002510146, | |||
JP2002537645, | |||
JP2004349687, | |||
JP2015002312, | |||
JP2016532311, | |||
JP6326060, | |||
KR1020160136303, | |||
KR20110098683, | |||
KR20120005992, | |||
KR20140051962, | |||
KR20140116453, | |||
TW201027595, | |||
TW201140687, | |||
TW430334, | |||
WO49202, | |||
WO2091461, | |||
WO3031674, | |||
WO2011081921, | |||
WO2016100873, | |||
WO2017099718, | |||
WO9936956, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 17 2019 | Lam Research Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Dec 17 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Feb 01 2025 | 4 years fee payment window open |
Aug 01 2025 | 6 months grace period start (w surcharge) |
Feb 01 2026 | patent expiry (for year 4) |
Feb 01 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 01 2029 | 8 years fee payment window open |
Aug 01 2029 | 6 months grace period start (w surcharge) |
Feb 01 2030 | patent expiry (for year 8) |
Feb 01 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 01 2033 | 12 years fee payment window open |
Aug 01 2033 | 6 months grace period start (w surcharge) |
Feb 01 2034 | patent expiry (for year 12) |
Feb 01 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |