A memory device is described. Generally, the device includes a string of memory transistors, a source select transistor coupled to a first end of the string of memory transistor and a drain select transistor coupled to a second end of the string of memory transistor. Each memory transistor includes a gate electrode formed adjacent to a charge trapping layer and there is neither a source nor a drain junction between adjacent pairs of memory transistors or between the memory transistors and source select transistor or drain select transistor. In one embodiment, the memory transistors are spaced apart from adjacent memory transistors and the source select transistor and drain select transistor, such that channels are formed therebetween based on a gate fringing effect associated with the memory transistors. Other embodiments are also described.

Patent
   11251189
Priority
Feb 09 2009
Filed
Apr 10 2019
Issued
Feb 15 2022
Expiry
Feb 09 2029
Assg.orig
Entity
Large
0
281
currently ok
1. A device comprising:
a base layer;
a first memory transistor comprising:
a first gate electrode; and
a first charge trapping layer disposed between the base layer and the first gate electrode; and
a second memory transistor comprising:
a second gate electrode; and
a second charge trapping layer disposed between the base layer and the second gate electrode;
a source select transistor comprising:
a source select gate electrode;
wherein the source select transistor, the first memory transistor and the second memory transistor are disposed in a nand string;
wherein the source select transistor is at one end of the nand string, the first memory transistor is adjacent to the source select transistor and the second memory transistor is adjacent to the first memory transistor;
wherein the first memory transistor and second memory transistor are separated by a first width, the first width forming a first channel between the first memory transistor and the second memory transistor, and the first channel is formed in a region of the base layer with no implanted impurities in the base layer between the first memory transistor and the second memory transistor;
wherein the first memory transistor does not include a diffusion region serving as a source or a drain;
wherein the second memory transistor does not include a diffusion region serving as a source or a drain;
wherein the first channel does not include a diffusion region;
wherein the first memory transistor and source select transistor are separated by a second width, the second width forming a second channel between the first memory transistor and the source select transistor, and the second channel is formed in a region of the base layer with no implanted impurities in the base layer between the first memory transistor and the source select transistor;
wherein the source select transistor does not include a diffusion region serving as a source or a drain;
wherein the second channel does not include a diffusion region;
wherein the first channel serves as a first source region, a first drain region, or a combination thereof; and
wherein the second channel serves as a second source region, a second drain region, or a combination thereof.
17. A nand flash memory device comprising:
a plurality of nand strings of memory transistors, the plurality of nand strings of memory transistors comprising a first nand string of memory transistors; and
a source select line;
the first nand string of memory transistors comprising a base layer, a source select transistor, a first memory transistor, a second memory transistor, and a third memory transistor;
the first memory transistor comprising:
a first gate electrode; and
a first charge trapping layer disposed between the base layer and the first gate electrode; and
the second memory transistor comprising:
a second gate electrode; and
a second charge trapping layer disposed between the base layer and the second gate electrode;
the source select transistor electrically connected to the source select line comprising:
a source select gate electrode; and
a source select charge trapping layer disposed between the base layer and the source select gate electrode;
wherein the source select transistor is at one end of the first nand string of memory transistors, the first memory transistor is adjacent to the source select transistor and the second memory transistor is adjacent to the first memory transistor;
wherein the first memory transistor and second memory transistor are separated by a first width, the first width forming a first channel between the first memory transistor and the second memory transistor, and the first channel is formed in a region of the base layer with no implanted impurities in the base layer between the first memory transistor and the second memory transistor;
wherein the first memory transistor does not include a diffusion region serving as a source or a drain;
wherein the second memory transistor does not include a diffusion region serving as a source or a drain;
wherein the first channel does not include a diffusion region;
wherein the first memory transistor and source select transistor are separated by a second width, the second width forming a second channel between the first memory transistor and the source select transistor, and the second channel is formed a region of the base layer with no implanted impurities in the base layer between the first memory transistor and the source select transistor;
wherein the third memory transistor does not include a diffusion region serving as a source and/or a drain;
wherein the source select transistor does not include a diffusion region serving as a source or a drain;
wherein the second channel does not include a diffusion region;
wherein the first channel serves as a first source region, a first drain region, or a combination thereof; and wherein the second channel serves as a second source region, a second drain region, or a combination thereof.
2. The device of claim 1:
wherein the base layer comprises a semiconductor layer; and
wherein the first channel is formed in a first region of the semiconductor layer between the first memory transistor and the second memory transistor.
3. The device of claim 1, wherein the first width is less than 40 nanometers.
4. The device of claim 1, wherein the first width enables forming the first channel based on a gate fringing effect associated with the first memory transistor and the second memory transistor.
5. The device of claim 4:
wherein the first charge trapping layer comprises:
a first oxide film;
a first charge trap layer or a first charge trap layer stack; and
a second oxide film;
wherein the second charge trapping layer comprises:
a third oxide film;
a second charge trap layer or a second charge trap layer stack; and a fourth oxide film; and
wherein the first charge trap layer or the first charge trap layer stack is disposed between the first oxide film and the second oxide film and the second charge trap layer or the second charge trap layer stack is disposed between the third oxide film and the fourth oxide film.
6. The device of claim 5, wherein the first charge trap layer is a first nitride film or a nitride film stack and the second charge trap layer is a second nitride film or a nitride film stack.
7. The device of claim 6, wherein the first gate electrode comprises a first metal or a poly silicon film and the second gate electrode comprises a second metal or a polysilicon film.
8. The device of claim 1, wherein the first charge trapping layer is a first floating gate of a nand flash memory device and the second charge trapping layer is a second floating gate of the nand flash memory device.
9. The device of claim 1:
wherein the base layer comprises a semiconductor layer;
wherein the first channel is formed in a first region of the semiconductor layer between the first memory transistor and the second memory transistor; and
wherein the second channel is formed in a second region of the semiconductor layer between the first memory transistor and the source select transistor.
10. The device of claim 1, wherein the first width is less than 40 nanometers and the second width is less than 40 nanometers.
11. The device of claim 1:
wherein the first width enables forming the first channel based on a gate fringing effect associated with the first memory transistor and the second memory transistor; and
wherein the second width enables forming the second channel based on a gate fringing effect associated with the first memory transistor and the source select transistor.
12. The device of claim 1, wherein the first width and the second width are approximately equal.
13. The device of claim 1, further comprising:
a drain select transistor comprising:
a drain select gate electrode; and
a drain select charge trapping layer disposed between a semiconductor layer and the drain select gate electrode;
a third memory transistor comprising:
a third gate electrode; and
a third trapping layer disposed between the semiconductor layer and the third gate electrode;
wherein the third memory transistor and the drain select transistor are disposed in the nand string;
wherein the drain select transistor is at the other end of the nand string and the third memory transistor is adjacent to the drain select transistor;
wherein the third memory transistor and drain select transistor are separated by a third width, the third width being sufficiently small to enable forming a third channel between the third memory transistor and the drain select transistor;
wherein the third channel does not include a diffusion region; and
wherein the third channel serves as a third source region, a third drain region, or a combination thereof.
14. The device of claim 13, wherein the first width, the second width and the third width are approximately equal.
15. The device of claim 14, wherein the first width, the second width and the third width are less than 40 nanometers.
16. The device of claim 15, wherein the first channel is formed based on a gate fringing effect associated with the first memory transistor and the second memory transistor, the second channel is formed based on a gate fringing effect associated with the first memory transistor and the source select transistor, and the third channel is formed based on a gate fringing effect associated with the third memory transistor and the drain select transistor.
18. The device of claim 17:
wherein the base layer comprises a semiconductor layer;
wherein the first channel is formed in a first region of the semiconductor layer between the first memory transistor and the second memory transistor; and
wherein the second channel is formed in a second region of the semiconductor layer between the first memory transistor and the source select transistor.
19. The device of claim 17, wherein the first width is less than 40 nanometers and the second width is less than 40 nanometers.
20. The device of claim 17, wherein the first width enables forming the first channel based on a gate fringing effect associated with the first memory transistor and the second memory transistor; and the second width enables forming the second channel based on a gate fringing effect associated with the first memory transistor and the source select transistor.
21. The device of claim 17, wherein the first charge trapping layer is a first floating gate of a nand flash memory device, the second charge trapping layer is a second floating gate of the nand flash memory device, and the source select charge trapping layer is a third floating gate of the nand flash memory device.
22. The device of claim 21:
wherein the first charge trapping layer comprises:
a first oxide film;
a first charge trap layer or a first charge trap layer stack; and
a second oxide film;
wherein the second charge trapping layer comprises:
a third oxide film;
a second charge trap layer or a second charge trap layer stack; and
a fourth oxide film; and
wherein the first charge trap layer is disposed between the first oxide film and the second oxide film, the second charge trap layer is disposed between the third oxide film and the fourth oxide film.
23. The device of claim 22, wherein the first charge trap layer is a first nitride film, the second charge trap layer is a second nitride film, and the third charge trap layer is a third nitride film.
24. The device of claim 23, wherein the first gate electrode comprises a first metal or a poly silicon film, and the second gate electrode comprises a second metal or a poly silicon film.

This application is a continuation of U.S. patent application Ser. No. 15/403,422, filed on Jan. 11, 2017, which is a continuation of U.S. patent application Ser. No. 14/179,316, filed on Feb. 12, 2014, now U.S. Pat. No. 9,570,458, issued on Feb. 14, 2017, which is a divisional of U.S. patent application Ser. No. 12/368,023, filed on Feb. 9, 2009, now U.S. Pat. No. 8,692,310, issued on Apr. 8, 2014, all of which are incorporated by reference herein in their entirety.

This disclosure relates generally to technical fields of semiconductor manufacturing.

A conventional NAND flash memory device 100 includes multiple NAND strings of memory transistors. FIG. 1 illustrates two NAND strings of the conventional NAND flash memory device 100. To program a memory transistor 102, a selected bitline 1 is grounded by passing a bitline select voltage 104 of 0 volt through the drain of a drain select (DS) transistor 1 to a node of the memory transistor 102, while a bitline 2 and the rest of the bitlines are self boosted by coupling to a programming voltage 118 and/or a pass voltage 120 to inhibit the programming. A drain select (DS) line 108 and a source select (SS) line 110 are coupled to a node of a DS voltage 112 and to a node of a SS voltage 114, respectively. The supply voltage of the DS line 108 turns on the DS transistor 1 and maintains the connection of the bitline 1 to the bitline select voltage 104, but it turns off the DS transistor 2, thus disconnecting the bitline 2 from the bitline unselect voltage 106. The SS voltage 114 coupled to the SS line 110 turns off both the SS transistor 1 and the SS transistor 2, thus isolating the two bitlines from a node of a common source voltage 116 during the programming.

Furthermore, a wordline N coupled to the control gate of the memory transistor 102 is applied by the programming voltage 118 of 18 volts while the unselected wordlines are applied by the pass voltage 120 of 11 volts. Since the channel of the bitline 1 is coupled to the bitline select voltage 104 of 0 volt, it is maintained at the channel voltage of 0 volt, whereas the channel potential of the bitline 2 is coupled up by the programming voltage 118 and/or the pass voltage 120. For example, with the pass voltage 120 of 11 volts being supplied to the unselected wordlines, the channel voltage of the bitline 2 may range between 6 to 9 volts.

Before the programming takes place, the threshold voltage of the cell 102 is about −2 volt. When the programming voltage 118 is applied, the high voltage of the programming voltage 118 causes the tunneling of electrons from the silicon substrate of the memory transistor 102 to the charge trap layer of the memory transistor 102, thus increasing the threshold voltage to a positive voltage of 1 volt, whereas the voltage differential between the silicon substrate and the floating gate of each unselected cell is not large enough to cause the change in the threshold voltage of its respective transistor.

FIG. 2 illustrates an exploded view of a portion of the bitline 2 viewed across Y-direction which includes the SS transistor 2, a memory transistor 122 (e.g., coupled to an edge wordline, such as the wordline N), and a memory transistor 124. The SS transistor 2 controls the bitline 2 for connecting to a common source 202. Furthermore, the SS transistor 2 is 200 nm in size, the transistors 90 nm in size, and the channels 100 nm in size. The boosted junction potential between the SS transistor 2 and the memory transistor 122 may range between 6 and 9 volts, where the gate of the SS transistor 2 is grounded. Provided that the channel voltage for unselected bitline 2 being 6 to 9 volts, the gate voltage of the memory transistor 122 being 18 volts, and the gate voltage of the SS transistor 2 being 0 volt, there is a great disturbance with the band-to-band tunneling of the memory transistor 122. That is, the memory transistor 122 is disturbed by an electron hole pair (EHP) generation due to a gate induced drain junction leakage (GDIL) current.

The GIDL current arises in a high electric field under a gate-junction overlap region and a low gate to drain bias. The GIDL current occurs when current flows from the junction 204 in direction to the substrate 208 under the gate-junction overlap region, such as the overlap region of the gate of the SS transistor 2 and the junction 204. The GIDL is due to the formation of the depletion region and the region's high electric field in presence of the low or negative bias in the gate of the SS transistor 2 (e.g., 0 volt), and the positive bias in the junction 204 of the cell 122 (e.g., 6 to 9 volts). In the overlap gate-junction region, the high electric field creates electron-hole pairs (EHPs) where electrons through the barrier height are collected by the junction 204, and the holes (e.g., a hole 210) are collected by the substrate 208. When the electrons (e.g., an electron 212) generated due to the GIDL jump on a charge trapping layer 214 of the memory transistor 122, the electrons may program the memory transistor 122, which is not selected for programming, thus resulting in a programming error.

As the chip size gets smaller, the smaller channel length may create a short channel effect where the drain voltage of each transistor in the chip has more effect on the drain current than the gate to source voltage has. Accordingly, the short channel effect may contribute to the occurrence of the programming error due to the GIDL, which is another obstacle to the industry's effort for scaling down the chip size.

This summary is provided to introduce a selection of concepts in a simplified form that are further described below in the detailed description. This summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used to limit the scope of the claimed subject matter.

An embodiment described in the detailed description is directed to a NAND flash memory device which comprises multiple NAND strings of memory transistors, with each one of the memory transistors including a charge trapping layer and a gate electrode formed on the charge trapping layer, where the memory transistors are formed close to each other to form a channel between an adjacent pair of the memory transistors based on a gate fringing effect associated with the adjacent pair of the memory transistors.

Another embodiment described in the detailed description is directed to a method for forming a NAND string of memory transistors which comprises forming multiple charge trapping layers on a semiconductor substrate, and forming respective gate electrodes on the charge trapping layers, where the memory transistors are formed close to each other to form a channel between an adjacent pair of the memory transistors based on a gate fringing effect associated with the adjacent pair of the memory transistors.

As illustrated in the detailed description, other embodiments pertain to devices and methods that provide an improved fabrication process of a NAND flash memory device, and in particular, an omission of drain and source region formation from the conventional methods of fabricating the NAND flash memory device. By forming memory transistors of the NAND flash memory device sufficiently close to each other, the channels between adjacent pairs of the memory transistors can be formed based on gate fringing effects of their gate electrodes. As a result, the fabrication process of the NAND flash memory device can be simplified significantly. In addition, since there is neither source nor drain region formed in the NAND flash memory device, the programming error due to the GIDL current can be eliminated. Furthermore, since there is no need to worry about the short channel effect with the elimination of the junction region in the device, the NAND flash memory device can be further scaled down.

Example embodiments are illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:

FIG. 1 illustrates two NAND strings of the conventional NAND flash memory device.

FIG. 2 illustrates an exploded view of a NAND string of the conventional NAND flash memory device of FIG. 1.

FIG. 3 illustrates an exploded view of a NAND string of an exemplary NAND flash memory device, according to one embodiment.

FIGS. 4(A) and 4(B) illustrate process steps for fabricating the NAND string of FIG. 3, according to one embodiment.

FIG. 5 is a process flow chart for forming a NAND string of an exemplary NAND flash memory device, according to one embodiment.

Other features of the present embodiments will be apparent from the accompanying drawings and from the detailed description that follows.

Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the claims. Furthermore, in the detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be obvious to one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.

Some portions of the detailed descriptions that follow are presented in terms of procedures, logic blocks, processing, and other symbolic representations for fabricating semiconductor devices. These descriptions and representations are the means used by those skilled in the art of semiconductor device fabrication to most effectively convey the substance of their work to others skilled in the art. A procedure, logic block, process, etc., is herein, and generally, conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps are those requiring physical manipulations of physical quantities. Unless specifically stated otherwise as apparent from the following discussions, is appreciated that throughout the present application, discussions utilizing terms such as “forming,” “performing,” “producing,” “depositing,” or “etching,” or the like, refer to actions and processes of semiconductor device fabrication.

Briefly stated, other embodiments pertain to devices and methods that provide an improved fabrication process of a NAND flash memory device, and in particular, an omission of drain and source region formation from the conventional methods of fabricating the NAND flash memory device. By forming memory transistors of the NAND flash memory device sufficiently close to each other, the channels between adjacent ones of the memory transistors can be formed based on gate fringing effects of their gate electrodes. As a result, the fabrication process of the NAND flash memory device can be simplified significantly. In addition, since there is neither a source nor a drain region formed in the NAND flash memory device, the programming error due to the GIDL current can be eliminated. Furthermore, since there is no need to worry about the short channel effect with the elimination of the junction region in the device, the NAND flash memory device can be further scaled down.

FIG. 3 illustrates an exploded view of a NAND string of an exemplary NAND flash memory device, according to one embodiment. The NAND flash memory device includes multiple NAND strings (e.g., bitlines) of memory transistors, and each memory transistor (e.g., a memory transistor 302, a memory transistor 308, etc.) includes a charge trapping layer (e.g., a charge trapping layer 304, a charge trapping layer 310, etc.) and a gate electrode (e.g., a gate electrode 306, a gate electrode 312, etc.) formed on the charge trapping layer. In one embodiment, the memory transistors (e.g., a memory transistor 302, a memory transistor 308, etc.) are formed close to each other such that a channel (e.g., a channel 314) is formed between an adjacent pair of the memory transistors based on a gate fringing effect associated with the adjacent pair of the memory transistors. It is appreciated that the gate fringing effect is an electric field leakage through a periphery of the gate electrode (e.g., the gate electrode 306, the gate electrode 312, etc.) of each memory transistor. This effect becomes greater as the size of the NAND flash memory device becomes smaller.

Therefore, since the NAND flash memory device can form the channel between the adjacent memory transistors using the gate fringing effect, there is no need to form a source or a drain. In FIG. 3, the memory transistors are separated from each other by approximately 40 nanometers. In an alternative embodiment, the memory transistors can be separated from each other by less than 40 nanometers. As a result, the NAND flash memory device can be scaled down significantly without affecting its operation.

Similar to the NAND flash memory device 100 of FIG. 1, a source select line is coupled to each one of the multiple NAND strings of memory transistors, where the source select line comprises a source select transistor (e.g., a SS transistor 316) with a select gate at each intersection of the multiple NAND strings and the source select line. In addition, the source select transistor 316 and an adjacent memory transistor (e.g., the memory transistor 302) are formed close to each other such that a first channel 318 is formed between the source select transistor 316 and the adjacent memory transistor based on gate fringing effect associated with the source select transistor 316 and the adjacent memory transistor. The source select transistor 316 and the adjacent memory transistor are separated by approximately 40 nanometers or less.

It is appreciated that since there is neither source nor drain formed in the semiconductor substrate of the NAND flash memory device as illustrated in FIG. 3, there is no overlap region of the gate of the SS transistor 316 and the junction. Thus, no GIDL current is generated in the vicinity of the SS transistor 316. Therefore, there is no disturbance due to an electron hole pair (EHP) generation since there is no GDIL current. Accordingly, the occurrence of a programming error to the adjacent memory transistor (e.g., the memory transistor 302) can be eliminated since there is no EHP generation which causes the phenomenon.

FIGS. 4(A) and 4(B) illustrate process steps for fabricating the NAND string of FIG. 3, according to one embodiment. In FIG. 4(A), a tunneling layer such as a tunnel oxide film 404 is formed on a semiconductor substrate 402. Next, a charge trap layer such as nitride film 406 is formed on the tunnel oxide film 404. Then, a top blocking layer such as a top oxide film 408 is formed on the nitride film 406. For example, the tunnel oxide film 404, the nitride film 406, and the top oxide film 408 form a charge trapping layer or a floating gate of a NAND flash memory device. Furthermore, a polysilicon film 412 or metal film is formed on the top oxide film 408 as a gate electrode.

FIG. 4(B) illustrates memory transistors (e.g., a memory transistor 414, a memory transistor 420, etc.) and a source select transistor 426 formed on the NAND string. It is appreciated that the memory transistors and the source select transistors 426 may be formed by a variety of masking and/or etching techniques. Each memory transistor includes a charge trapping layer (e.g., a charge trapping layer 416, a charge trapping layer 422, etc.) and a gate electrode (e.g., a gate electrode 418, a gate electrode 424, etc.) formed on the charge trapping layer. In one embodiment, the memory transistors comprise neither a source nor a drain since a channel between the memory transistors can be formed based on a gate fringing effect associated with the memory transistors. In order to form the channel based on the gate fringing effect, the memory transistors need to be sufficiently close to each other. In one exemplary implementation, the memory transistors are separated by approximately 40 nanometers. In another exemplary implementation, the adjacent ones of the memory transistors are separated by less than 40 nanometers. It is appreciated that the fabrication process illustrated in FIGS. 4(A) and 4(B) is significantly simpler than the conventional fabrication techniques since steps for forming diffusion regions serving as a source region and/or a drain region, such as implanting impurities in the semiconductor substrate, can be eliminated.

In one embodiment, similar to FIG. 1, the source select transistor 426 having a select gate is formed next to a memory transistor (e.g., the memory transistor 414). In addition, the source select transistor 426 and the memory transistor are formed close to each other such that a first channel is formed between the source select transistor 426 and the adjacent memory transistor based on a gate fringing effect associated with the source select transistor 426 and the adjacent memory transistor. In one exemplary implementation, the source select transistor 426 and the adjacent memory transistor are separated by approximately 40 nanometers. In another exemplary implementation, the source select transistor 426 and the adjacent memory transistor are separated by less than 40 nanometers. It is appreciated the space between the source select transistor 426 and the adjacent memory transistor may be same as the space between the adjacent pair of the memory transistors (e.g., the memory transistor 414, the memory transistor 420, etc.) to simplify the fabrication process of the NAND flash memory device.

FIG. 5 is a process flow chart for forming a NAND string of an exemplary NAND flash memory device, according to one embodiment. In operation 502, multiple charge trapping layers are formed on a semiconductor substrate. In operation 504, respective gate electrodes are formed on the charge trapping layers, where the memory transistors are formed close to each other such that a channel is formed between an adjacent pair of the memory transistors based on a gate fringing effect associated with the adjacent pair of the memory transistors. In addition, a select line coupled to the NAND string of memory transistors is formed, where the source select line comprises a source select transistor with a select gate at an intersection of the NAND string of memory transistors and the source select line.

The previous description of the disclosed embodiments is provided to enable any person skilled in the art to make or use the present invention. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit or scope of the invention. Thus, the present invention is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.

Suh, YouSeok, Chung, Sung-Yong, Wu, Yi-Ching Jean, Lin, Ya-Fen

Patent Priority Assignee Title
Patent Priority Assignee Title
5677556, Jun 29 1993 Kabushiki Kaisha Toshiba Semiconductor device having inversion inducing gate
6114182, Mar 18 1998 Yamaha Corporation Measurement of electron shading damage
6117725, Aug 11 1999 Taiwan Semiconductor Manufacturing Company Method for making cost-effective embedded DRAM structures compatible with logic circuit processing
6175522, Sep 30 1998 VALLEY DEVICE MANAGEMENT Read operation scheme for a high-density, low voltage, and superior reliability nand flash memory device
6242303, Sep 17 1999 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Nonvolatile memories with high capacitive-coupling ratio
6249454, Sep 15 1999 Taiwan Semiconductor Manufacturing Company Split-gate flash cell for virtual ground architecture
6255173, Dec 22 1998 Hynix Semiconductor Inc Method of forming gate electrode with titanium polycide structure
6281092, Jul 02 1999 Bell Semiconductor, LLC Method for manufacturing a metal-to-metal capacitor utilizing only one masking step
6313497, Feb 15 1999 Longitude Licensing Limited Semiconductor device and method for manufacturing the same
6326661, Jul 29 1999 VLSI TECHNOLOGY LLC Semiconductor device
6338993, Aug 18 1999 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Method to fabricate embedded DRAM with salicide logic cell structure
6338998, Nov 15 2000 Taiwan Semiconductor Manufacturing Company, Ltd Embedded DRAM fabrication method providing enhanced embedded DRAM performance
6376358, Mar 15 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming plugs and local interconnect for embedded memory/system-on-chip (SOC) applications
6385090, Feb 26 2001 SOCIONEXT INC Semiconductor nonvolatile memory using floating gate
6395590, Aug 15 2000 Winbond Electronics Corporation Capacitor plate formation in a mixed analog-nonvolatile memory device
6426256, Aug 17 1999 AISAWA TECHNOLOGIES, LLC Method for fabricating an embedded DRAM with self-aligned borderless contacts
6429479, Mar 09 2000 MONTEREY RESEARCH, LLC Nand flash memory with specified gate oxide thickness
6451653, May 15 2000 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT MANUFACTURING PROCESS FOR THE INTEGRATION IN A SEMICONDUCTOR CHIP OF AN INTEGRATED CIRCUIT INCLUDING A HIGH-DENSITY INTEGRATED CIRCUIT COMPONENTS PORTION AND A HIGH-PERFORMANCE LOGIC INTEGRATED CIRCUIT COMPONENTS PORTION
6462585, Feb 20 2001 International Business Machines Corporation High performance CPL double-gate latch
6486050, Feb 21 2002 Opto Tech Corporation Method of manufacturing III-nitride semiconductor devices
6487117, Feb 01 1999 Samsung Electronics Co., Ltd. Method for programming NAND-type flash memory device using bulk bias
6501147, Nov 19 1999 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Process for manufacturing electronic devices comprising high voltage MOS transistors, and electronic device thus obtained
6521934, Mar 28 2001 Fujitsu Semiconductor Limited Semiconductor device with a plurality of elements having different heights
6521957, Oct 02 1998 STMicroelectronics S.r.l. Method for forming a multilevel ROM memory in a dual gate CMOS process, and corresponding ROM memory cell
6528414, Aug 18 1998 Seiko Epson Corporation Methods for forming wiring line structures in semiconductor devices
6576517, Dec 31 1998 STMICROELECTRONICS S R L Method for obtaining a multi-level ROM in an EEPROM process flow
6579757, Nov 22 2000 Hynix Semiconductor Inc. Method for fabricating semiconductor device which prevents gates of a peripheral region from being oxidized
6650566, Dec 12 2000 Samsung Electronics Co., Ltd. Nonvolatile semiconductor memory with a programming operation and the method thereof
6661707, Feb 16 2001 Samsung Electronics Co., Ltd. Method of programming NAND-type flash memory
6699754, Apr 24 2002 Nanya Technology Corporation Flash memory cell and method for fabricating the same
6720613, Jan 15 2003 Macronix International Co., Ltd. Method of fabricating multi-bit flash memory
6727544, Mar 30 2001 SAMSUNG ELECTRONICS CO , LTD Semiconductor memory including cell(s) with both charge storage layer(s) and control gate laterally surrounding island-like semiconductor layer
6734106, Oct 03 2001 ProMOS Technologies, Inc. Method of buried strap out-diffusion formation by gas phase doping
6774428, Apr 03 2003 Powerchip Semiconductor Manufacturing Corporation Flash memory structure and operating method thereof
6783997, Dec 19 2001 Texas Instruments Incorporated Gate structure and method
6797570, Jan 17 2000 Samsung Electronics Co., Ltd. NAND-type flash memory devices and methods of fabricating the same
6800515, Nov 28 2001 STMicroelectronics S.A. DRAM and MOS transistor manufacturing
6888773, Dec 05 2002 Sharp Kabushiki Kaisha Semiconductor memory device and erase method for memory array
6891754, Dec 12 2000 Samsung Electronics Co., Ltd. Nonvolatile semiconductor memory with a programming operation and the method thereof
6898120, Dec 10 2002 138 EAST LCD ADVANCEMENTS LIMITED Nonvolatile semiconductor memory device
6936885, Jan 17 2000 Samsung Electronics Co., Ltd. NAND-type flash memory devices and methods of fabricating the same
6977842, Sep 16 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Boosted substrate/tub programming for flash memories
6995410, Aug 20 2002 Kioxia Corporation NAND flash memory with unequal spacing between signal lines
7002845, Jul 02 1998 TOSHIBA MEMORY CORPORATION Semiconductor memory device capable of realizing a chip with high operation reliability and high yield
7009244, Jul 02 2003 INTEGRATED MEMORY TECHNOLOGIES, INC Scalable flash EEPROM memory cell with notched floating gate and graded source region
7009888, Jul 15 2003 Sharp Kabushiki Kaisha Low voltage, island-layer-based nonvolatile semiconductor storage device with floating biased memory cell channel
7015540, Oct 30 2002 Renesas Electronics Corporation; NEC Electronics Corporation Semiconductor memory device
7031194, Aug 29 2003 Seiko Epson Corporation Nonvolatile semiconductor memory and method for controlling the same
7061275, Aug 15 2003 Synopsys, Inc Field programmable gate array
7064031, Mar 08 2004 United Microelectronics Corp. Method for forming a semiconductor device
7091522, Jul 29 2003 Transpacific IP Ltd Strained silicon carbon alloy MOSFET structure and fabrication method thereof
7105888, Mar 27 2002 Renesas Electronics Corporation Nonvolatile semiconductor memory device and method of manufacturing same
7118968, Aug 17 2004 Macronix International Co., Ltd. Method for manufacturing interpoly dielectric
7118972, Apr 28 2003 Renesas Electronics Corporation Method of manufacture of a semiconductor device
7148538, Dec 17 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Vertical NAND flash memory array
7157771, Jan 30 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Vertical device 4F2 EEPROM memory
7161833, Feb 06 2004 SanDisk Technologies LLC Self-boosting system for flash memory cells
7187029, Aug 31 2001 SAMSUNG ELECTRONICS CO , LTD Nonvolatile semiconductor memory device with floating gate and two control gates
7190024, Nov 14 2003 Samsung Electronics, Co., Ltd. Method of manufacturing a thin dielectric layer using a heat treatment and a semiconductor device formed using the method
7196930, Apr 27 2005 Round Rock Research, LLC Flash memory programming to reduce program disturb
7208419, Feb 19 2003 Hynix Semiconductor Inc. Method for fabricating semiconductor device
7217621, Mar 17 2004 Silicon Storage Technology, Inc Self-aligned split-gate NAND flash memory and fabrication process
7223659, May 23 2002 Samsung Electronics Co., Ltd. Memory device and fabrication method thereof
7232722, Jun 24 2002 IMEC; Infineon Technologies AG Method of making a multibit non-volatile memory
7238571, Feb 24 2005 LONGITUDE FLASH MEMORY SOLUTIONS LTD Non-volatile memory device with increased reliability
7247907, May 20 2005 Silicon Storage Technology, Inc. Bidirectional split gate NAND flash memory structure and array, method of programming, erasing and reading thereof, and method of manufacturing
7285816, Aug 29 2003 STMICROELECTRONICS S R L Content addressable matrix memory cell
7303964, Apr 25 2005 MONTEREY RESEARCH, LLC Self-aligned STI SONOS
7319611, Jan 25 2006 Macronix International Co., Ltd. Bitline transistor architecture for flash memory
7320931, Jul 30 2004 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Interfacial layer for use with high k dielectric materials
7326988, Jul 02 2002 Pannova Semic, LLC Semiconductor device and method for fabricating the same
7339239, Dec 17 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Vertical NROM NAND flash memory array
7348245, Apr 28 2003 Renesas Electronics Corporation Semiconductor device and a method of manufacturing the same
7369436, Dec 17 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Vertical NAND flash memory device
7378336, Oct 07 2003 GLOBALFOUNDRIES Inc Split poly-SiGe/poly-Si alloy gate stack
7385249, Feb 20 2003 Taiwan Semiconductor Manufacturing Company Transistor structure and integrated circuit
7397080, Jun 27 2005 Powerchip Semiconductor Manufacturing Corporation Non-volatile memory
7402492, Mar 21 2005 Samsung Electronics Co., Ltd.; SAMSUNG ELECTRONICS CO , LTD Method of manufacturing a memory device having improved erasing characteristics
7410872, Oct 22 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Sealing method for electronic devices formed on a common semiconductor substrate and corresponding circuit structure
7411241, Mar 28 2005 Samsung Electronics Co., Ltd. Vertical type nanotube semiconductor device
7416940, May 03 2006 MONTEREY RESEARCH, LLC Methods for fabricating flash memory devices
7419870, Aug 26 2004 Hynix Semiconductor Inc. Method of manufacturing a flash memory device
7432183, Dec 20 2004 SAMSUNG ELECTRONICS CO , LTD Methods of manufacturing a thin film including zirconium titanium oxide and methods of manufacturing a gate structure, a capacitor and a flash memory device including the same
7432206, Jan 24 2006 MACRONIX INTERNATIONAL CO , LTD Self-aligned manufacturing method, and manufacturing method for thin film fuse phase change ram
7435637, Mar 01 2000 Intel Corporation Quantum wire gate device and method of making same
7449744, Aug 03 2004 SOOCHOW CAPITAL, LLC Non-volatile electrically alterable memory cell and use thereof in multi-function memory array
7457156, Sep 02 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT NAND flash depletion cell structure
7459390, Mar 20 2006 Texas Instruments Incorporated Method for forming ultra thin low leakage multi gate devices
7466590, Feb 06 2004 SanDisk Technologies LLC Self-boosting method for flash memory cells
7473963, Aug 05 2003 Samsung Electronics Co., Ltd. Metal oxide semiconductor (MOS) transistors having three dimensional channels
7485530, Jul 06 2004 Macronix International Co., Ltd. Method for manufacturing a multiple-gate charge trapping non-volatile memory
7489010, May 27 2005 KATANA SILICON TECHNOLOGIES LLC Semiconductor memory device
7491622, Apr 24 2006 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Process of forming an electronic device including a layer formed using an inductively coupled plasma
7495267, Sep 08 2003 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure having a strained region and a method of fabricating same
7495282, Jan 12 2007 SanDisk Technologies LLC NAND memory with virtual channel
7510929, Oct 18 2006 Macronix International Co., Ltd. Method for making memory cell device
7521348, Oct 23 2006 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having fine contact holes
7521364, Dec 02 2005 Macronix Internation Co., Ltd.; MACRONIX INTERNATIONAL CO , LTD Surface topology improvement method for plug surface areas
7544566, Jan 14 2005 Nanostar Corporation Method for manufacturing a non-volatile electrically alterable memory cell that stores multiple data
7544984, Jul 21 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Gettering using voids formed by surface transformation
7547941, May 04 2006 Elite Semiconductor Memory Technology, Inc. NAND non-volatile two-bit memory and fabrication method
7547949, May 26 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Semiconductor structures and memory device constructions
7550353, Nov 01 2006 Samsung Electronics Co., Ltd. Method of forming semiconductor device
7582529, Apr 02 2007 WODEN TECHNOLOGIES INC Methods of fabricating non-volatile memory with integrated peripheral circuitry and pre-isolation memory cell formation
7601591, Jan 28 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of manufacturing sidewall spacers on a memory device, and device comprising same
7608882, Aug 11 2003 Macronix International Co., Ltd. Split-gate non-volatile memory
7615820, Nov 23 2004 SanDisk Technologies LLC Self-aligned trenches with grown dielectric for high coupling ratio in semiconductor devices
7623389, Dec 21 2006 SanDisk Technologies LLC System for low voltage programming of non-volatile memory cells
7626226, Apr 27 2001 INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM IMEC Method for improving erase saturation in non-volatile memory devices and devices obtained thereof
7633803, May 10 2007 Samsung Electronics Co., Ltd. Methods of operating memory devices including negative incremental step pulse programming and related devices
7638402, Dec 28 2006 Texas Instruments Incorporated Sidewall spacer pullback scheme
7642160, Dec 21 2006 Taiwan Semiconductor Manufacturing Company, Ltd Method of forming a flash NAND memory cell array with charge storage elements positioned in trenches
7646641, Jun 15 2004 Silicon Storage Technology, Inc NAND flash memory with nitride charge storage gates and fabrication process
7652340, Dec 03 2004 Samsung Electronics Co., Ltd. Fin field effect transistor and method of manufacturing the same
7663177, Aug 03 2005 Industrial Technology Research Institute Non-volatile memory device and fabricating method thereof
7666800, Feb 13 2008 Infineon Technologies AG Feature patterning methods
7675779, Apr 19 2007 Samsung Electronics Co., Ltd. Non-volatile memory devices and methods of operating the same
7687307, Nov 21 2005 Macronix International Co., Ltd. Vacuum jacketed electrode for phase change memory element
7691689, Nov 04 2005 Samsung Electronics Co., Ltd. Methods of fabricating semiconductor devices having multiple channel transistors and semiconductor devices fabricated thereby
7696552, Sep 15 2005 Samsung Electronics Co., Ltd. Semiconductor devices including high-k dielectric materials
7701771, Aug 04 2006 SAMSUNG ELECTRONICS CO , LTD Memory device including 3-dimensionally arranged memory cell transistors and methods of operating the same
7709836, Mar 14 2002 Infineon Technologies AG Detector arrangement, method for the detection of electrical charge carriers and use of an ONO field effect transistor for detection of an electrical charge
7709884, Jan 07 2005 Infineon Technologies AG Non-volatile two transistor semiconductor memory cell and method for producing the same
7713854, Oct 20 2006 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Gate dielectric layers and methods of fabricating gate dielectric layers
7714372, Feb 22 2007 Samsung Electronics Co., Ltd. Dynamic random access memory devices and methods of forming the same
7736959, Jul 22 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Integrated circuit device, and method of fabricating same
7745285, Mar 30 2007 SanDisk Technologies LLC Methods of forming and operating NAND memory with side-tunneling
7749854, Dec 06 2006 Macronix International Co., Ltd. Method for making a self-converged memory material element for memory cell
7750415, Jan 09 2006 ELPIS TECHNOLOGIES INC Structure and method for making high density MOSFET circuits with different height contact lines
7759719, Jul 01 2004 MARVELL INTERNATIONAL LTD; CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD Electrically alterable memory cell
7767588, Feb 28 2006 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Method for forming a deposited oxide layer
7772060, Jun 21 2006 Texas Instruments Incorporated Integrated SiGe NMOS and PMOS transistors
7785993, Nov 02 2004 MORGAN STANLEY SENIOR FUNDING, INC Method of growing a strained layer
7787277, Jul 02 1998 TOSHIBA MEMORY CORPORATION Semiconductor memory device capable of realizing a chip with high operation reliability and high yield
7795119, Jul 17 2007 Taiwan Semiconductor Manufacturing Company, Ltd. Flash anneal for a PAI, NiSi process
7807529, Dec 19 2007 SanDisk Technologies LLC Lithographically space-defined charge storage regions in non-volatile memory
7816270, May 19 2008 Samsung Electronics Co., Ltd. Method of forming minute patterns in semiconductor device using double patterning
7816723, Jun 07 2004 Silicon Storage Technology, Inc. Semiconductor memory array of floating gate memory cells with program/erase and select gates
7824994, Jul 14 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming memory devices by performing halogen ion implantation and diffusion processes
7825398, Apr 07 2008 SAMSUNG ELECTRONICS CO , LTD Memory cell having improved mechanical stability
7825462, Sep 01 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Transistors
7834388, Mar 16 2004 YANN-TSUEN HSIEH Memory array of non-volatile electrically alterable memory cells for storing multiple data
7842536, Nov 21 2005 Macronix International Co., Ltd. Vacuum jacket for phase change memory element
7843015, Nov 03 2003 GLOBALFOUNDRIES U S INC Multi-silicide system in integrated circuit technology
7846843, Jun 29 2007 Hynix Semiconductor Inc. Method for manufacturing a semiconductor device using a spacer as an etch mask for forming a fine pattern
7847341, Dec 20 2006 SanDisk Technologies LLC Electron blocking layers for electronic devices
7851847, Dec 27 2006 Hynix Semiconductor Inc. Flash memory device and method of erasing the same
7858472, Aug 08 2001 SanDisk Technologies LLC Scalable self-aligned dual floating gate memory cell array and methods of forming the array
7859050, Jan 22 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory having a vertical access device
7863655, Oct 24 2006 Macronix International Co., Ltd. Phase change memory cells with dual access devices
7867815, Nov 16 2005 Macronix International Co., Ltd. Spacer electrode small pin phase change RAM and manufacturing method
7884342, Jul 31 2007 Macronix International Co., Ltd. Phase change memory bridge cell
7888203, Apr 04 2005 Samsung Electronics Co., Ltd. Methods of making nonvolatile memory devices
7888210, Dec 19 2007 SanDisk Technologies LLC Non-volatile memory fabrication and isolation for composite charge storage structures
7889557, Dec 28 2004 Hynix Semiconductor Inc. NAND flash memory device with increased spacing between selection transistors and adjacent memory cells
7893418, Dec 07 2007 Macronix International Co., Ltd. Phase change memory cell having interface structures with essentially equal thermal impedances and manufacturing methods
7897954, Oct 10 2008 Macronix International Co., Ltd. Dielectric-sandwiched pillar memory device
7898019, Jan 12 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Semiconductor constructions having multiple patterned masking layers over NAND gate stacks
7902589, Feb 17 2006 MACRONIX INTERNATIONAL CO , LTD Dual gate multi-bit semiconductor memory array
7907448, Oct 07 2008 MONTEREY RESEARCH, LLC Scaled down select gates of NAND flash memory cell strings and method of forming same
7910434, Sep 21 2006 SanDisk Technologies LLC Method of reducing coupling between floating gates in nonvolatile memory
7910906, Oct 04 2006 Macronix International Co., Ltd. Memory cell device with circumferentially-extending memory element
7910974, Oct 29 2004 MONTEREY RESEARCH, LLC Semiconductor device and method for fabricating thereof
7915664, Apr 17 2008 SanDisk Technologies LLC Non-volatile memory with sidewall channels and raised source/drain regions
7919413, Aug 06 2007 Industrial Technology Research Institute Methods for forming patterns
7919799, Feb 21 2003 Renesas Electronics Corporation; NEC Electronics Corporation Semiconductor device and semiconductor device manufacturing method
7919829, Aug 24 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Liner for shallow trench isolation
7936005, May 29 2008 Kioxia Corporation Semiconductor memory device including laminated gate having electric charge accumulating layer and control gate and method of manufacturing the same
7939451, Jun 07 2007 Macronix International Co., Ltd. Method for fabricating a pattern
7943452, Dec 12 2006 GLOBALFOUNDRIES Inc Gate conductor structure
7944023, Jun 03 2004 Taiwan Semiconductor Manufacturing Company, Ltd. Strained Si formed by anneal
7944749, Dec 21 2006 SanDisk Technologies LLC Method of low voltage programming of non-volatile memory cells
7960803, Feb 23 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Electronic device having a hafnium nitride and hafnium oxide film
7977729, Jul 17 2007 Kabushiki Kaisha Toshiba Aging device
7989914, Dec 27 2004 STMicroelectronics Crolles 2 SAS Anti-fuse cell and its manufacturing process
8008114, Nov 15 2005 Macronix International Co., Ltd. Phase change memory device and manufacturing method
8026535, Mar 22 2007 Hitachi, Ltd.; Tokyo Institute of Technology Thin film transistor and organic electroluminescence display using the same
8030160, Mar 29 2007 SanDisk Technologies LLC Methods of forming NAND flash memory with fixed charge
8030634, Mar 31 2008 GLOBALFOUNDRIES U S INC Memory array with diode driver and method for fabricating the same
8039348, Mar 02 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Vertical gated access transistor
8044452, Mar 24 2003 ROHM CO , LTD Semiconductor device and method for manufacturing the same
8063433, Apr 27 2007 NEC ELECTRRONICS CORPORATION; Renesas Electronics Corporation Nonvolatile semiconductor memory device
8072023, Nov 12 2007 CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD Isolation for non-volatile memory cell array
8084353, Feb 03 2004 Macronix International Co., Ltd. Methods for pitch reduction formation
8088664, Oct 17 2006 Texas Instruments Incorporated Method of manufacturing integrated deep and shallow trench isolation structures
8097487, Nov 21 2005 Macronix International Co., Ltd. Method for making a phase change memory device with vacuum cell thermal isolation
8101992, May 13 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines
8105909, Apr 07 2008 Hynix Semiconductor Inc. Method of fabricating non-volatile memory device
8110507, Jun 20 2008 Hynix Semiconductor Inc. Method for patterning an active region in a semiconductor device using a space patterning process
8119481, Aug 27 2007 Macronix International Co., Ltd. High-κ capped blocking dielectric bandgap engineered SONOS and MONOS
8120101, Sep 01 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Semiconductor constructions and transistors, and methods of forming semiconductor constructions and transistors
8138526, Jul 17 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Semiconductor structures including dual fins
8174062, Mar 23 2005 Renesas Electronics Corporation Semiconductor memory device and manufacturing method thereof
8183613, Jan 09 2009 Samsung Electronics Co., Ltd. Bipolar transistor for a memory array
8188533, Jun 21 2002 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Write once read only memory employing charge trapping in insulators
8188536, Jun 26 2006 Macronix International Co., Ltd. Memory device and manufacturing method and operating method thereof
8222071, Oct 22 2007 Macronix International Co., Ltd. Method for making self aligning pillar memory cell device
8223549, Jul 28 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT NAND flash memory programming
8227355, Jan 19 2006 Fujitsu Limited Method and apparatus of fabricating semiconductor device
8243518, May 19 2008 Samsung Electronics Co., Ltd. NAND flash memory device and method of making same
8252646, Sep 01 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Peripheral gate stacks and recessed array gates
8259503, Dec 20 2005 Samsung Electronics Co., Ltd. Semiconductor device having a field effect source/drain region
8278156, Jan 16 2008 Cadence Design Systems, Inc. Spacer double patterning for lithography operations
8283253, Feb 15 2008 Tokyo Electron Limited Pattern forming method, semiconductor device manufacturing method and semiconductor device manufacturing apparatus
8293613, Mar 12 2007 Samsung Electronics Co., Ltd. Gettering structures and methods and their application
8318569, Dec 01 2008 Samsung Electronics Co., Ltd. Forming memory cells comprising impurity doping regions along edges of less than 1F spacing
8383495, Feb 02 2006 Siltronic AG Semiconductor layer structure and method for fabricating a semiconductor layer structure
8426272, Jun 05 2008 Samsung Electronics Co., Ltd. Non-volatile memory devices including shared bit lines and methods of fabricating the same
8456918, Apr 14 2008 Samsung Electronics Co., Ltd. NAND flash memory device and method of operating same to reduce a difference between channel potentials therein
8471295, Dec 04 2006 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD High density flash memory device, cell string and fabricating method thereof
8471307, Jun 13 2008 Texas Instruments Incorporated In-situ carbon doped e-SiGeCB stack for MOS transistor
8488381, Feb 02 2009 Samsung Electronics Co., Ltd. Non-volatile memory device having vertical structure and method of operating the same
8492813, Feb 21 2003 Renesas Electronics Corporation Semiconductor device and semiconductor device manufacturing method
8519466, Aug 31 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Tantalum silicon oxynitride high-K dielectrics and metal gates
8546152, Dec 19 2007 SanDisk Technologies LLC Enhanced endpoint detection in non-volatile memory fabrication processes
8546215, Aug 31 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods of fabricating a memory device
8546251, Dec 31 2008 Synopsys, Inc Compact read only memory cell
8609487, Apr 14 2006 Kioxia Corporation Method of manufacturing semiconductor device
8685859, Sep 11 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Self-aligned semiconductor trench structures
8692310, Feb 09 2009 LONGITUDE FLASH MEMORY SOLUTIONS LTD Gate fringing effect based channel formation for semiconductor device
8717819, Jul 28 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT NAND flash memory programming
8735297, May 06 2004 Synopsys, Inc Reverse optical proximity correction method
8735963, Jul 07 2008 Taiwan Semiconductor Manufacturing Company, Ltd. Flash memory cells having leakage-inhibition layers
8759170, Aug 31 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Hafnium tantalum oxynitride dielectric
8766410, Oct 30 2007 GLOBALFOUNDRIES U S INC Embedded DRAM integrated circuits with extremely thin silicon-on-insulator pass transistors
8772840, Mar 02 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Memory device comprising an array portion and a logic portion
8796770, Jan 26 2007 Micron Technology, Inc. Semiconductor device with electrically floating body
8824209, Feb 02 2009 SAMSUNG ELECTRONICS CO , LTD Non-volatile memory device having vertical structure and method of operating the same
8877589, Aug 30 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods of forming field effect transistors on substrates
8878282, Nov 06 2008 Kioxia Corporation Nonvolatile semiconductor storage device and method of manufacture thereof
8916912, Jul 08 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Semiconductor device comprising a transistor gate having multiple vertically oriented sidewalls
8937340, Jan 03 2005 Macronix International Co., Ltd. Silicon on insulator and thin film transistor bandgap engineered split gate memory
8963226, Aug 09 2004 Renesas Electronics Corporation Semiconductor device with gate electrodes
9070791, Oct 25 2007 GLOBALFOUNDRIES Inc Tunable capacitor
9082829, Sep 01 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming arrays of small, closely spaced features
9214525, Dec 20 2006 SanDisk Technologies LLC Gate stack having electron blocking layers on charge storage layers for electronic devices
9331180, Oct 29 2004 MONTEREY RESEARCH, LLC Semiconductor device and method for fabricating thereof
9437431, Feb 13 2007 Rohm and Haas Electronic Materials LLC Electronic device manufacture
9449693, May 20 2005 Silicon Storage Technology, Inc. Split gate NAND flash memory structure and array, method of programming, erasing and reading thereof, and method of manufacturing
9460924, Mar 26 2007 Taiwan Semiconductor Manufacturing Company, Ltd Semiconductor device having structure with fractional dimension of the minimum dimension of a lithography system
9570458, Feb 09 2009 LONGITUDE FLASH MEMORY SOLUTIONS LTD Gate fringing effect based channel formation for semiconductor device
9583204, Jan 07 2008 Mosaid Technologies Incorporated NAND flash memory having multiple cell substrates
9960258, May 28 2008 Micron Technology, Inc. Methods of forming transistor gates
20060138563,
20070205445,
20080117683,
20080135912,
20080259688,
20080273389,
20080318381,
20090103371,
DE102007031278,
DE102009023789,
DE102009052705,
DE10246175,
EP1181694,
EP1308962,
EP1416540,
EP1513160,
EP1514309,
EP1538633,
EP1552529,
EP1573745,
EP1579479,
EP1636803,
EP1777708,
EP1829044,
EP1884956,
EP1974383,
EP2264756,
EP2290642,
EP3413351,
JP4969748,
KR100843713,
KR101535227,
RE45832, Nov 14 2008 Kioxia Corporation Non-volatile semiconductor storage device
TW392063,
TW405243,
TW405244,
TW406360,
TW408752,
/////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 18 2008SUH, YOUSEOKSpansion LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490400375 pdf
Dec 18 2008CHUNG, SUNG-YONGSpansion LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490400375 pdf
Dec 18 2008WU, YI-CHINGSpansion LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490400375 pdf
Dec 20 2008LIN, YA-FENSpansion LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490400375 pdf
Jun 01 2015Spansion LLCCypress Semiconductor CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490780312 pdf
Apr 10 2019LONGITUDE FLASH MEMORY SOLUTIONS LTD.(assignment on the face of the patent)
May 03 2019Cypress Semiconductor CorporationLONGITUDE FLASH MEMORY SOLUTIONS LTDASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0490860803 pdf
May 03 2019MORGAN STANLEY SENIOR FUNDING, INC Cypress Semiconductor CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0491090573 pdf
May 03 2019MORGAN STANLEY SENIOR FUNDING, INC Spansion LLCRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0491090573 pdf
Date Maintenance Fee Events
Apr 10 2019BIG: Entity status set to Undiscounted (note the period is included in the code).


Date Maintenance Schedule
Feb 15 20254 years fee payment window open
Aug 15 20256 months grace period start (w surcharge)
Feb 15 2026patent expiry (for year 4)
Feb 15 20282 years to revive unintentionally abandoned end. (for year 4)
Feb 15 20298 years fee payment window open
Aug 15 20296 months grace period start (w surcharge)
Feb 15 2030patent expiry (for year 8)
Feb 15 20322 years to revive unintentionally abandoned end. (for year 8)
Feb 15 203312 years fee payment window open
Aug 15 20336 months grace period start (w surcharge)
Feb 15 2034patent expiry (for year 12)
Feb 15 20362 years to revive unintentionally abandoned end. (for year 12)