A method for forming a self-aligned contact includes providing a substrate with a plurality of gate structures formed on the substrate. The method also includes forming a spacer liner on the gate structures and the substrate. The method also includes forming a sacrificial layer between the gate structures and on the gate structures. The method also includes forming a plurality of dielectric plugs through the sacrificial layer above the gate structures. The method also includes removing the sacrificial layer to form a plurality of contact openings between the gate structures. The method also includes forming an etch resistant layer conformally covering the sidewall and the bottom of the contact openings. The method also includes forming a plurality of contact plugs in the contact openings.
|
1. A method for forming a self-aligned contact (SAC), comprising:
providing a substrate with a plurality of gate structures formed on the substrate;
forming a spacer liner on a top surface of the gate structures and the substrate;
forming a sacrificial layer between the gate structures and on the gate structures;
forming a plurality of dielectric plugs through the sacrificial layer above the gate structures, wherein the spacer liner is between the plurality of dielectric plugs and the gate structures;
removing the sacrificial layer to form a plurality of contact openings between the gate structures;
after removing the sacrificial layer, conformally forming an etch resistant layer covering a sidewall and a bottom of the contact openings and a sidewall of the spacer liner between the plurality of dielectric plugs and the gate structures; and
forming a plurality of contact plugs in the contact openings.
2. The method for forming a self-aligned contact as claimed in
3. The method for forming a self-aligned contact as claimed in
4. The method for forming a self-aligned contact as claimed in
5. The method for forming a self-aligned contact as claimed in
6. The method for forming a self-aligned contact as claimed in
etching the conformally formed etch resistant layer and the spacer liner between the gate structures to expose the substrate;
conformally forming a barrier layer covering the sidewall and the bottom of the contact openings; and
filling the contact openings with a conductive material.
7. The method for forming a self-aligned contact as claimed in
removing the spacer liner from the contact openings after removing the sacrificial layer and before forming the etch resistant layer.
8. The method for forming a self-aligned contact as claimed in
9. The method for forming a self-aligned contact as claimed in
10. The method for forming a self-aligned contact as claimed in
11. The method for forming a self-aligned contact as claimed in
12. The method for forming a self-aligned contact as claimed in
13. The method for forming a self-aligned contact as claimed in
|
This application claims the benefit of Taiwan Patent Application No. 107111841 filed on Apr. 3, 2018, entitled “SELF-ALIGNED CONTACT AND METHOD FORMING THE SAME” which is hereby incorporated herein by reference.
The disclosure relates to a semiconductor structure and more particularly to a self-aligned contact and a method for forming a self-aligned contact.
As integrated circuits have shrunk, the space between the self-aligned contact (SAC) structures and the gate structures has decreased. Therefore, the possibility of a short circuit generating leakage current has increased. Traditionally, a sidewall spacer may be consumed during the formation of self-aligned contact structures. Such incomplete sidewall spacers may not effectively isolate the self-aligned contact structures from the gate structures and may result in leakage current between the gate structures and the self-aligned contact structures after a cycling operation.
The present disclosure provides a method for forming a self-aligned contact. The method includes providing a substrate with a plurality of gate structures formed on the substrate. The method also includes forming a spacer liner on the gate structures and the substrate. The method also includes forming a sacrificial layer between the gate structures and on the gate structures. The method also includes forming a plurality of dielectric plugs through the sacrificial layer above the gate structures. The method also includes removing the sacrificial layer to form a plurality of contact openings between the gate structures. The method also includes conformally forming an etch resistant layer covering the sidewall and the bottom of the contact openings. The method also includes forming a plurality of contact plugs in the contact openings.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The embodiments of the present disclosure provide a method of forming a self-aligned contact. An etch resistant layer is formed on the sidewall and the bottom of the contact opening, and the etch resistant layer is densified by a thermal process. The etch resistant layer provides effective electrical isolation to compensate the damaged spacer liner on the upper sidewall of the gate structure, which is caused by removing the sacrificial layer when forming the self-aligned contact structure. Therefore, leakage current between the gate structure and the self-aligned contact structure may be prevented.
As shown in
In some embodiments, the substrate 102 in
Next, a gate structure 104 is formed on the substrate 102. The gate structure 104 includes the gate 105 and the spacers 106 formed on the opposite sidewalls of the gate 105. In some embodiments, the gate 105 includes a gate dielectric layer and a gate electrode layer (now shown). The gate dielectric layer may include silicon oxide, silicon nitride, or silicon oxynitride, high-k dielectric (e.g., the dielectric constant is greater than 3.9) materials such as HfO2, LaO, AlO, ZrO, TiO, Ta2O5, Y2O3, SrTiO3, BaTiO3, BaZrO, HfZrO, HfLaO, HfTaO, HfSiO, HfSiON, HfSiO, LaSiO, AlSiO, (Ba, Sr)TiO3, Al2O3, or a combination thereof. The gate dielectric layer may be formed by applicable oxidation processes (such as a dry oxidation process or a wet oxidation process), deposition processes (such as a chemical vapor deposition process or an atomic layer deposition process), other applicable processes, or a combination thereof. In some embodiments, the gate dielectric layer may be thermally grown by a thermal oxidation process in oxygen-containing ambient or nitrogen-containing ambient (such as NO or N2O) prior to forming the gate electrode layer.
In some embodiments, a gate electrode layer is formed on the gate dielectric layer. The gate electrode layer may include polycrystalline-silicon (poly-Si), metals (such as tungsten, titanium, aluminum, copper, molybdenum, nickel, platinum, the like, or a combination thereof), metal alloys, metal-nitrides (such as tungsten nitride, molybdenum nitride, titanium nitride, and tantalum nitride, the like, or a combination thereof), metal-silicides (such as tungsten silicide, titanium silicide, cobalt silicide, nickel silicide, platinum silicide, erbium silicide, the like, or a combination thereof), metal-oxides (such as ruthenium oxide, indium tin oxide, the like, or a combination thereof), other applicable materials, or a combination thereof. The gate electrode layer may be formed by forming an electrode material on the substrate 102 by a chemical vapor deposition process (such as a low pressure chemical vapor deposition process (LPCVD), or a plasma enhanced chemical vapor deposition process (PECVD)), a physical vapor deposition process (such as a resistive heating evaporation process, an e-beam evaporation process, or a sputtering process), an electroplating process, an atomic layer deposition (ALD) process, other applicable processes, or a combination thereof. The electrode material is then patterned by a photolithography and an etching process to form the gate electrode.
In some embodiments, the spacers 106 are formed on the opposite sides of the gate 105. The spacers 106 may be oxides, nitrides, oxynitrides, a high k material, a low k material, or a combination thereof. The precursor material or gaseous reactants of forming the spacers 106 may include TRIES (triethoxysilane), TEOS (tetraethoxysilane), BTBAS (bis(tert-butylamino) silane), O2, N2O, NO, other gas or materials, or a combination thereof. In some embodiments, the spacer material may be conformally formed on the gate structures and the substrate by a chemical vapor deposition process (such as a high-density plasma chemical vapor deposition (HDPCVD) process, an atmospheric pressure chemical vapor deposition (APCVD) process, a low pressure chemical vapor deposition (LPCVD) process, or a plasma enhanced chemical vapor deposition (PECVD) process), an atomic layer deposition (ALD) process, other applicable techniques, or a combination thereof. After that, an anisotropic etch-back is performed on the spacer material and the spacers 106 are left on the opposite sides of the gate 105. In some embodiments, the etch-back may be a dry etch process, which may be performed using an oxygen-containing gas, a fluorine-containing gas (such as CF4, SF6, CH2F2, CHF3, and/or C2F6), a chlorine-containing gas (such as Cl2, CHCl3, CCl4, and/or BCl3), a bromine-containing gas (such as HBr and/or CHBR3), an iodine-containing gas, other suitable gases and/or plasmas, or a combination thereof.
Next, as shown in
Next, as shown in
After forming the holes in the sacrificial layer 110 above the gate structures 104 and the spacers 114 on its sidewalls, a dielectric plug 112 is formed in the holes in the sacrificial layer 110 above the gate structures 104. First, as shown in
Next, as shown in
In some embodiments, the sacrificial layer 110 may be removed in a subsequent process and a self-aligned contact structure formed therein. In the process of removing the sacrificial layer 110, the spacer liner 108 may be consumed and the distance between the gate structures 104 and the self-aligned contact structure may be reduced, causing a short-circuit between the gate structures 104 and the self-aligned contact structure (which will be described in detail later).
In some embodiments as shown in
In some embodiments as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
In some embodiments as shown in
Next, following the process of
In some embodiments as shown in
As mentioned above, in the present disclosure, a method of forming a self-aligned contact is provided. After removing the sacrificial layer and before forming the contact plugs, the etch resistant layer is conformally formed on the sidewalls and the bottom of the contact openings. The etch resistant layer may provide electrical isolation between the contact plugs and the gate structures, preventing short-circuits and leakage current caused by the loss of the spacer liner on the gate structures. The densification of the etch resistant layer by the thermal process may further improve the quality of the etch resistant layer, preventing leakage current from passing through the etch resistant layer.
Liao, Hsiu-Han, Tsai, Yao-Ting, Chen, Sih-Han, Chen, Chien-Ting
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7932143, | Oct 22 2009 | GLOBALFOUNDRIES Inc. | Methods for protecting gate stacks during fabrication of semiconductor devices and semiconductor devices fabricated from such methods |
8133777, | Feb 15 2011 | Winbond Electronics Corp. | Method of fabricating memory |
8872244, | Apr 18 2013 | ELPIS TECHNOLOGIES INC | Contact structure employing a self-aligned gate cap |
8928048, | Jan 17 2013 | GLOBALFOUNDRIES U S INC | Methods of forming semiconductor device with self-aligned contact elements and the resulting device |
9153498, | Jul 22 2013 | GLOBALFOUNDRIES Inc | Methods of forming semiconductor device with self-aligned contact elements and the resulting devices |
20100038723, | |||
20110006437, | |||
CN1832131, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 07 2019 | CHEN, SIH-HAN | Winbond Electronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048846 | /0337 | |
Mar 07 2019 | CHEN, CHIEN-TING | Winbond Electronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048846 | /0337 | |
Mar 07 2019 | TSAI, YAO-TING | Winbond Electronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048846 | /0337 | |
Mar 07 2019 | LIAO, HSIU-HAN | Winbond Electronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048846 | /0337 | |
Apr 03 2019 | Winbond Electronics Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 03 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Feb 22 2025 | 4 years fee payment window open |
Aug 22 2025 | 6 months grace period start (w surcharge) |
Feb 22 2026 | patent expiry (for year 4) |
Feb 22 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 22 2029 | 8 years fee payment window open |
Aug 22 2029 | 6 months grace period start (w surcharge) |
Feb 22 2030 | patent expiry (for year 8) |
Feb 22 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 22 2033 | 12 years fee payment window open |
Aug 22 2033 | 6 months grace period start (w surcharge) |
Feb 22 2034 | patent expiry (for year 12) |
Feb 22 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |