The present disclosure relates to an array substrate. The array substrate may include a display region comprising a plurality of first pixel regions and a dummy region adjacent to the display region. The dummy region may include a plurality of second pixel regions. At least one of the plurality of first pixel regions may include a first electrode region containing a first electrode and a first open region, at least one of the plurality of second pixel regions may include a second electrode region containing a second electrode and a second open region, and an area of the second open region may be larger than an area of the first open region.
|
1. An array substrate, comprising:
a display region, the display region comprising a plurality of first pixels; and
a dummy region adjacent to the display region, the dummy region comprising a plurality of second pixels;
wherein each of the plurality of first pixels comprises a first electrode region containing a plurality of first electrodes and a first open region, each of the plurality of second pixels comprises a second electrode region containing a plurality of second electrodes and a second open region, the plurality of first electrodes are spaced apart and insulated from one another, the plurality of second electrodes are spaced apart and insulated from one another, and a quantity of the plurality of first electrodes is greater than a quantity of the plurality of second electrodes;
a plurality of first gate lines and a plurality of first data lines are disposed in the display region, and the first gate lines and the first data lines cross one another to define the plurality of first pixels; a plurality of second gate lines and a plurality of second data lines are disposed in the dummy region, and the plurality of second gate lines and the plurality of second data lines cross one another to define the plurality of second pixels, each of the plurality of first pixels is defined only by one first gate line and one first date line, and each of the plurality of second pixels is defined only by one second gate line and one second data line; and
an area of the second open region is larger than an area of the first open region.
19. An array substrate, comprising:
a display region, the display region comprising a plurality of first pixel regions; and
a dummy region adjacent to the display region, the dummy region comprising a plurality of second pixel regions;
a first thin film transistor and a first pixel electrode in the at least one of the plurality of first pixel regions,
a second thin film transistor in the at least one of the plurality of second pixel regions, and
a passivation layer on one side of the first thin film transistor and the second thin film transistor opposite from the substrate;
wherein the first pixel electrode is electrically connected to a drain electrode of the first thin film transistor;
wherein at least one of the plurality of first pixel regions comprises a first electrode region containing a first electrode and a first open region, at least one of the plurality of second pixel regions comprises a second electrode region containing a second electrode and a second open region, and
an area of the second open region is larger than an area of the first open region;
wherein a first via hole is disposed in the passivation layer in the at least one of the plurality of first pixel regions, and the first pixel electrode is connected to the drain electrode of the first thin film transistor through the first via hole; and
a second via hole is disposed in the passivation layer in the at least one of the plurality of second pixel regions;
wherein orthographic projection of the first via hole on the substrate and orthographic projection of the first open region on the substrate form a third overlap region, orthographic projection of the second via hole on the substrate and orthographic projection of the second open region on the substrate form a fourth overlap region; and
an area of the fourth overlap region is larger than or equal to an area of the third overlap region.
2. The array substrate according to
3. The array substrate according to
the plurality of second pixels is arranged in a plurality of columns on at least one of two sides of the display region in a row direction and/or in a plurality of rows on at least one of two sides of the display region in a column direction.
4. The array substrate according to
for any two of the plurality of rows of second pixels located on the same side of the display region, an area of a second open region in one of the two of the plurality of rows of second pixels farther away from the display region is greater than or equal to an area of a second open region in the other one of the two of the plurality of rows of second pixels adjacent to the display region.
5. The array substrate according to
a first thin film transistor and a first pixel electrode in the at least one of the plurality of first pixels,
a second thin film transistor in the at least one of the plurality of second pixels, and
a passivation layer on one side of the first thin film transistor and the second thin film transistor opposite from the substrate;
wherein the first pixel electrode is electrically connected to a drain electrode of the first thin film transistor.
6. The array substrate according to
orthographic projection of a drain electrode of the second thin film transistor on the substrate and orthographic projection of the second open region on the substrate have a second overlap region, and
an area of the second overlap region is great than or equal to an area of the first overlap region.
7. The array substrate according to
a second via hole is disposed in the passivation layer in the at least one of the plurality of second pixels.
8. The array substrate according to
9. The array substrate according to
10. The array substrate according to
the second open region overlap with at least a portion of the second gate lines.
11. The array substrate according to
the second open region comprises a plurality of second slits, extending direction of the plurality of second data lines is parallel to extending direction of the plurality of second slits.
12. The array substrate according to
13. The array substrate according to
15. The array substrate according to
16. The array substrate according to
17. The array substrate according to
18. The array substrate according to
wherein the plurality of first electrodes are spaced apart and insulated from one another; or the plurality of first electrodes are divided into a plurality of groups, and the first electrodes of the same group are connected to one another, and the first electrodes of different groups are insulated from one another; or all of the plurality of first electrodes are connected in a unitary structure.
|
This application claims benefit of the filing date of Chinese Patent Application No. 201920094767.3 filed on Jan. 21, 2019, the disclosure of which is hereby incorporated in its entirety by reference.
The present disclosure relates to the technical field of display technology, in particular, to an array substrate and a display apparatus.
In the display apparatus, it is prone to have poor display quality at periphery of a display region, which may be caused by multiple reasons such as process residues generated during the manufacturing process.
One embodiment of the present disclosure provides an array substrate. The array substrate may include a display region comprising a plurality of first pixel regions and a dummy region adjacent to the display region. The dummy region may include a plurality of second pixel regions. At least one of the plurality of first pixel regions may include a first electrode region containing a first electrode and a first open region, at least one of the plurality of second pixel regions may include a second electrode region containing a second electrode and a second open region, and an area of the second open region may be larger than an area of the first open region.
Optionally, a difference between the area of the second open region and the area of the first open region may be 5% to 40% of the area of the first open region.
Optionally, an area ratio of the second open region to a corresponding second pixel region where the second open region is located may be larger than an area ratio of the first open region to a corresponding first pixel region where the first open region is located.
Optionally, the area ratio of the second open region to the corresponding second pixel region may be 1.5 to 9 times the area ratio of the first open region to the corresponding first pixel region.
Optionally, the plurality of first pixel regions may include a plurality of first electrode regions containing a plurality of first electrodes respectively. The plurality of first electrodes may be spaced apart and insulated from one another or the plurality of first electrodes may be divided into a plurality of groups, and the first electrodes of the same group may be connected to one another, and the first electrodes of different groups may be insulated from one another; or all of the plurality of first electrodes may be connected in a unitary structure.
Optionally, the second electrode may be connected to the first electrode in a unitary structure.
Optionally, an area of at least one of the first pixel regions may be about 1.5 times to 3 times an area of at least one of the second pixel regions.
Optionally, the plurality of first pixel regions may be arranged in a plurality of rows and columns in the display region. The plurality of second pixel regions may be arranged in a plurality of columns on at least one of two sides of the display region in a row direction and/or in a plurality of rows on at least one of two sides of the display region in a column direction.
Optionally, for any two of the plurality of columns of second pixel regions located on the same side of the display region, an area of a second open region in one of the two of the plurality of columns of second pixel regions farther away from the display region may be greater than or equal to an area of a second open region in the other one of the two of the plurality of columns of second pixel regions adjacent to the display region. For any two of the plurality of rows of second pixel regions located on the same side of the display region, an area of a second open region in one of the two of the plurality of rows of second pixel regions farther away from the display region may be greater than or equal to an area of a second open region in the other one of the two of the plurality of rows of second pixel regions adjacent to the display region.
Optionally, the array substrate may further include a first thin film transistor and a first pixel electrode in the at least one of the plurality of first pixel regions, a second thin film transistor in the at least one of the plurality of second pixel regions, and a passivation layer on one side of the first thin film transistor and the second thin film transistor opposite from the substrate. The first pixel electrode may be electrically connected to a drain electrode of the first thin film transistor.
Optionally, orthographic projection of the drain electrode of the first thin film transistor on the substrate and orthographic projection of the first open region on the substrate may have a first overlap region. Orthographic projection of a drain electrode of the second thin film transistor on the substrate and orthographic projection of the second open region on the substrate may have a second overlap region. An area of the second overlap region may be great than or equal to an area of the first overlap region.
Optionally, a first via hole may be disposed in the passivation layer in the at least one of the plurality of first pixel regions, and the first pixel electrode may be connected to the drain electrode of the first thin film transistor through the first via hole; and a second via hole may be disposed in the passivation layer in the at least one of the plurality of second pixel regions.
Optionally, orthographic projection of the first via hole on the substrate and orthographic projection of the first open region on the substrate may form a third overlap region, orthographic projection of the second via hole on the substrate and orthographic projection of the second open region on the substrate may form a fourth overlap region; and an area of the fourth overlap region may be larger than or equal to an area of the third overlap region.
Optionally, orthographic projection of the second open region on the substrate may surround orthographic projection of the second via hole on the substrate.
Optionally, the at least one of the plurality of second pixel regions may further include a second pixel electrode in the same layer as the first pixel electrode, and a drain electrode of the second thin film transistor may be insulated from the second pixel electrode.
Optionally, a plurality of first gate lines and a plurality of first data lines may be disposed in the display region, and the first gate lines and the first data lines may cross one another to define the plurality of first pixel regions. A plurality of second gate lines and a plurality of second data lines may be disposed in the dummy region, and the plurality of second gate lines and the plurality of second data lines may cross one another to define the plurality of second pixel regions. The second open region may overlap with at least a portion of the second gate lines.
Optionally, the first open region may include a plurality of first slits. Extending direction of the plurality of first data lines may be parallel to extending direction of the plurality of first slits. The second open region may include a plurality of second slits, and extending direction of the plurality of second data lines may be parallel to extending direction of the plurality of second slits.
Optionally, the extending direction of the first data lines may be the same as or intersects the extending direction of the second data lines.
Optionally, at least some of the second electrodes may be arranged exceeding the second data lines in a column direction.
One embodiment of the present disclosure is a display apparatus, which may include the array substrate according to one embodiment of the present disclosure.
The drawings are intended to provide a further understanding of the disclosure, and are intended to be a part of the description of the disclosure. The drawings are used to explain the present disclosure with the following detailed description, but do not constitute a limitation of the disclosure. In the drawings:
The specific embodiments of the present disclosure are further described in detail below with reference to the drawings and embodiments. The following examples are intended to illustrate the disclosure but are not intended to limit the scope of the disclosure. It should be noted that, in the case of no conflict, the features in the embodiments and the embodiments in the present application could be arbitrarily combined with each other. Throughout the description of the disclosure, reference is made to
One embodiment of the present disclosure provides an array substrate.
In one embodiment, the first electrode 11 and the second electrode 21 are both electrodes having a hollow region, and the hollow region on at least some of the second electrodes 21 has a larger area than the hollow region on any of the first electrodes 11.
It should be noted that the first electrodes 11 and the second electrodes 21 are disposed in the same layer. That is, the two electrodes are formed by the same layer of material through a patterning process, so the two electrodes are in the same layer in the laminating relationship. However, this does not mean that the distances between each of the two electrodes and the substrate of the array substrate must be the same.
Optionally, the area of the first open region Open is in a range of about 145 μm2 to about 620 μm2, and the area of the second open region Open 2 is in a range of about 155 μm2 to about 868 μm2.
Optionally, the second open region Open2 may be a part of the second pixel region P2 or the entire second pixel region P2. That is, the second pixel region P2 may not be provided with the second electrode 21.
Optionally, the difference between the area of the second open region Open 2 in at least some of the second pixel regions P2 and the area of the first open region Open1 is greater than 5% to 40% of the first open region Open1. In one embodiment, the area of the first open region Open1 is about 145 μm2, the area of the second open region Open 2 is in a range of about 155 μm2 to about 203 μm2. In another embodiment, the area of the first open region Open 1 is about 620 μm2, and the area of the second open region Open 2 is in a range of about 651 μm2 to about 868 μm2.
Optionally, an area ratio of the second open region Open 2 in at least some of the second pixel regions P2 to the corresponding second pixel region P2 where the second open region open 2 is located is greater than an area ratio of the first open region Open 1 to the corresponding first pixel region P1 where the first open region Open 1 is located.
Optionally, the area ratio of the second open region Open2 and its corresponding second pixel region P2 is 1.5 to 9 times the area ratio of the first open region Open1 and its corresponding first pixel region P1.
For example, the area ratio of the first open region Open1 and its first pixel region P1 is in a range of about 10% to about 60%, and the area ratio of the second open region Open2 and its corresponding second pixel region P2 is in a range of about 15% to about 90%.
Optionally, the second open regions Open2 in at least some of second pixel regions P2 has a width greater than a width of the first open region Open.
Optionally, the second open regions Open2 in at least some of second pixel regions P2 have a width that is 1.1 to 5 times a width of the first open region Open.
In the process of fabricating the array substrate, for example, in the process of fabricating the electrodes including the first electrodes and/or the second electrodes or the structures behind the electrodes, if the process residue such as etching solution or residue etched by the etching solution may remain in the display region AA, it is easy to cause a low yield of the corresponding structures in the display region AA. For example, a short circuit between the electrodes may occurs, thereby resulting in poor display effect. In one embodiment of the present disclosure, an area of the second open region Open2 in each of at least some of the second pixel regions P2 is larger than an area of the first open region Open1. For example, the hollow region on the second electrode 21 in the dummy region DA is larger than the hollow region on the first electrode 11 in the display region AA. Therefore, during the preparation of the first electrodes 11 and the second electrodes 21, the process residue is more likely to enter the hollow region on the second electrode 21 of the dummy region DA. Thereby, the influence of the process residue on the first electrode 11 and the subsequent structure in the display region AA is reduced or eliminated, thereby improving the display effect.
In addition, the area of the hollow region on the second electrode 21 is larger, thereby reducing the overlap capacitance formed by the second electrode 21 and other conductive structures. As a result, the influence of the overlap capacitance on the display effect of the display region AA is reduced.
Optionally, the plurality of first pixel regions P1 of the display region AA may be arranged in a plurality of rows and columns. The first gate lines Gate1 extend in the row direction, and the first data lines Data1 extend in the column direction. One side or both sides of the display region AA in the row direction (ie, the left side and/or the right side of the display region AA in
The array substrate of the present disclosure can be used in an organic electroluminescence display (OLED) apparatus. For example, the first electrode 11 can be an anode of a light emitting unit. The array substrate can also be used in a liquid crystal display apparatus. As a specific application of the present disclosure, the array substrate is used in a liquid crystal display apparatus, and the first electrode 11 is a common electrode.
Optionally, as shown in
Optionally, a first via hole V1 corresponding to the drain electrode 122 of the first thin film transistor 12 is formed in the passivation layer 14. The first pixel electrode 13 is electrically connected to the drain electrode 122 of the first thin film transistor 12 through the first via hole V1.
Optionally, as shown in
Optionally, the second via hole V2 may not be disposed; or the depth of the second via hole V2 is smaller than the depth of the first via hole V1.
Optionally, the corresponding structures in the first thin film transistor 12 and the second thin film transistor 22 are disposed in the same layer. For example, the gate electrode 121 of the first thin film transistor 12 and the gate electrode 221 of the second thin film transistor 22 are disposed in the same layer. In addition, the first pixel electrode 13 and the second pixel electrode 23 are disposed in the same layer.
Optionally, a pixel electrode insulating layer 15 is disposed between the first pixel electrode 13 and the first electrode 11. The pixel electrode insulating layer 15 covers the display region AA and the dummy region DA, and the first electrode 11 and the second electrode 21 are disposed at one side of the pixel electrode insulating layer 15 opposite from the substrate 10.
Optionally, a pixel electrode insulating layer 15 is disposed between the first pixel electrode 13 and the first electrode 11. The pixel electrode insulating layer 15 covers the display region AA and the dummy region DA, and the first pixel electrode 13 and the second pixel electrode 23 are disposed at one side of the pixel electrode insulating layer 15 facing the substrate 10.
Optionally, the different first electrodes 11 may be spaced apart from on another. Of course, the plurality of first electrodes 11 in the display region AA may also be divided into a plurality of groups. Each group includes a plurality of first electrodes 11. The first electrodes 11 in the same group are connected to one another, and the first electrodes 11 of different groups are insulated from one another. Alternatively, all of the first electrodes 11 may be connected in a unitary structure.
In one embodiment, as shown in
As shown in
Optionally, the specific shapes of the first electrode 11, the slit (Slit1), the second electrode 12, and the slit (Slit2) are not limited. For example, they may have irregular shapes such as folded lines.
Optionally, at least some of the second open regions Open2 have a width greater than at least one slit (Slit1) of the first open region Open1.
Optionally, the width of the slit (Slit2) in at least some of the second open regions Open2 is greater than the width of the slit (Slit1) of the first open region Open1. Optionally, the width of the slit (Slit2) in at least some of the second open regions Open2 is 1.1 to 5 times the width of the slit (Slit1) of the first open region Open1.
According to
The second electrode 21 may be connected to the first electrode 11 as a unitary structure. Of course, it is also possible to insulate the different second electrodes 21 from each other. Alternatively, all the electrodes including the first electrodes 11 and the second electrodes 21 may be divided into a plurality of groups. Each group includes a plurality of first electrodes 11 and/or a plurality of second electrodes 21. The electrodes of the same group are connected to each other, and the electrodes of different groups are insulated from each other.
In the first pixel region P1, a horizontal electric field can be formed between the electrode strips 111 of the first electrode 11 and the first pixel electrode 13. As shown in
Optionally, when the orthographic projection shape of the second open region Open2 on the substrate 10 is a polygon, as shown in
Optionally, in some embodiments of the present disclosure, the extending directions of the first data line Data1 and the second data line Data2 intersect or are in the same direction, and may be set according to requirements. For example, it may be designed according to the shape structure of the first open region Open1 of the display region AA and the second open region Open2 of the dummy region DA to reduce the process difficulty.
Generally, in the fabrication process of the array substrate, the etching liquid is likely to accumulate at the boundary of the process region (ie, the total region formed by the display region AA and the dummy region DA). In order to minimize the influence of the residual etching liquid on the display region AA, in some embodiments, at least one of the two sides of the display region AA in the row direction (ie, at least one of the left and right sides) is provided with a plurality of columns of second pixel region P2; and/or, at least one of the two sides of the display region AA along the column direction (ie, at least one of the upper and lower sides) is provided with a plurality of rows of second pixel regions P2, as shown in
Optionally, two rows of second pixel regions P2 may be disposed on each of the upper and lower sides of the display region AA, and two columns of second pixel regions P2 are disposed on each of the left and right sides of the display region AA.
Optionally, in any two second pixel regions P2 located on the same side of the display region AA, the area of the second open region Open2 in the second pixel region P2 near the display region AA is not larger than the area of the second open region Open2 in the second pixel region P2 farther away from the display region AA. That is, when at least one of the two sides of the display region AA in the row direction is provided with the plurality of columns of the second pixel regions P2, among any two columns of the plurality of columns of the second pixel regions P2, the area of the second open region Open2 in one column of the second pixel region P2 near the display region AA is not larger than the area of the second open region Open2 in one column of the second pixel regions P2 farther away from the display region AA. When at least one of the two sides of the display region AA along the column direction is provided with a plurality of rows of the second pixel regions P2, among any two rows of the plurality of rows of the second pixel regions P2, the area of the second open region Open2 of one row of the second pixel region P2 near the display region AA is not larger than the area of the second open region Open2 of one row of the second pixel region P2 farther away from the display region AA.
Optionally, on the same side of the display region AA, along the direction gradually away from the display region AA, the area of the second open region Open2 in the second pixel region P2 is gradually increased. Therefore, the residual etching liquid is kept away from the display region AA as much as possible, thereby minimizing the influence of the residual etching liquid on the display effect.
Wherein, the area of the first pixel region P1 may be 1.5 to 3 times of the area of the second pixel region P2, thereby reducing the area occupied by the dummy region DA and accordingly facilitating the display apparatus to implement a narrow border.
In some embodiments, the orthographic projection of the drain electrode of the first thin film transistor 12 on the substrate and the orthographic projection of the first open region Open1 on the substrate 10 have a first overlap region. The orthographic projection of the drain electrode of the second thin film transistor 22 on the substrate and the orthographic projection of the second open region Open2 on the substrate 10 have a second overlap region. Wherein, the area of the first overlap region is less than or equal to the area of the second overlap region.
Optionally, the area of the second overlap region is 1.1 to 1.5 times the area of the first overlap region.
Since the drain electrode of the thin film transistor has a certain height, the parts of the pixel electrode insulating layer 15 corresponding to the first overlap region and the second overlap region respectively form a step, and it is more likely to accumulate process residues in the step positions. Therefore, when the area of the second overlap region is larger than that of the first overlap region, it is more likely to accumulate more process residues in the second pixel region P2, thereby minimizing the effect of the process residue on the preparation of display region AA and accordingly reducing display defects.
In some embodiments, the orthographic projection of the first via hole V1 in the passivation layer 14 on the substrate 10 and the orthographic projection of the first open region on the substrate 10 form a third overlap region. The projection of the second via hole V2 in the passivation layer 14 on the substrate 10 and the orthographic projection of the second dummy region DA on the substrate 10 form a fourth overlap region. Wherein, the area of the third overlap region is smaller than the area of the fourth overlap region. Optionally, the area of the fourth overlap region is larger than the area of the third overlap region.
Optionally, as shown in
As shown in
Optionally, at least a portion of each column of the second electrodes 21 extends beyond the second data line Data2 in the column direction. That is, the lower end of each column of the second electrodes 21 exceeds the lower end of the second data line Data2 and/or the upper end of each column of the second electrode 21 exceeds the upper end of the second data line Data2. In this way, the length of the second data line Data2 can be reduced, thereby reducing the fabrication material of the second data line Data 2. At the same time, the overlap capacitance between the second data line Data2 and the second electrode 21 can be reduced, thereby, reducing the delay caused by the overlap capacitance to the signal transmission and accordingly improving the display effect of the display region AA.
The present disclosure also provides a display apparatus comprising the above array substrate according to one embodiment of the present disclosure. The display apparatus may be any product or component having a display function, such as an electronic paper, an OLED panel, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator, and the like.
Since the above array substrate can concentrate the process residue in the dummy region as much as possible, thereby reducing the influence of the process residue on the preparation of the display region. Accordingly, the display apparatus including the above array substrate can achieve a better display effect.
The principles and the embodiments of the present disclosure are set forth in the specification. The description of the embodiments of the present disclosure is only used to help understand the apparatus and method of the present disclosure and the core idea thereof. Meanwhile, for a person of ordinary skill in the art, the disclosure relates to the scope of the disclosure, and the technical scheme is not limited to the specific combination of the technical features, but also covers other technical schemes which are formed by combining the technical features or the equivalent features of the technical features without departing from the inventive concept. For example, a technical scheme may be obtained by replacing the features described above as disclosed in this disclosure (but not limited to) with similar features.
Cheng, Hongfei, Wu, Xinyin, Qiao, Yong, Xian, Jianbo, Ma, Yongda
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10146092, | Oct 15 2010 | BOE TECHNOLOGY GROUP CO., LTD. | Pixel electrode layer structure with periphery filling pattern of TFT-LCD, method for manufacturing the same and mask therefor |
10411189, | Nov 11 2013 | BOE TECHNOLOGY GROUP CO , LTD | Display panel having cathode connected to auxiliary electrode through conductive spacers and manufacturing method thereof, and display device |
20110079785, | |||
20140125932, | |||
20160103376, | |||
20170205668, | |||
20180188616, | |||
CN102169260, | |||
CN103545345, | |||
CN107491209, | |||
CN107831954, | |||
CN209119103, | |||
JP2003295226, | |||
WO2019098151, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 09 2019 | Beijing BOE Technology Development Co., Ltd. | (assignment on the face of the patent) | / | |||
Dec 09 2019 | BOE TECHNOLOGY GROUP CO., LTD. | (assignment on the face of the patent) | / | |||
Jun 01 2020 | QIAO, YONG | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | MA, YONGDA | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | CHENG, HONGFEI | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | XIAN, JIANBO | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | WU, XINYIN | BEIJING BOE TECHNOLOGY DEVELOPMENT CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | QIAO, YONG | BEIJING BOE TECHNOLOGY DEVELOPMENT CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | MA, YONGDA | BEIJING BOE TECHNOLOGY DEVELOPMENT CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | CHENG, HONGFEI | BEIJING BOE TECHNOLOGY DEVELOPMENT CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | XIAN, JIANBO | BEIJING BOE TECHNOLOGY DEVELOPMENT CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 | |
Jun 01 2020 | WU, XINYIN | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052842 | /0864 |
Date | Maintenance Fee Events |
Jun 04 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
May 31 2025 | 4 years fee payment window open |
Dec 01 2025 | 6 months grace period start (w surcharge) |
May 31 2026 | patent expiry (for year 4) |
May 31 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 31 2029 | 8 years fee payment window open |
Dec 01 2029 | 6 months grace period start (w surcharge) |
May 31 2030 | patent expiry (for year 8) |
May 31 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 31 2033 | 12 years fee payment window open |
Dec 01 2033 | 6 months grace period start (w surcharge) |
May 31 2034 | patent expiry (for year 12) |
May 31 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |