A semiconductor device includes a semiconductor substrate, first gate structure, a first metal layer, a first protective layer, and a first contact plug. The first gate structure includes a plurality of first u-shaped layers stacked one another between the first gate spacers in a cross-sectional view and first gate spacers on opposite sides of the first u-shaped layers. The first metal layer is over the first u-shaped layers and has a different shape than the first u-shaped layers in the cross-sectional view. The first protective layer is over the first metal layer and between the first gate spacers. The first contact plug extends through the first protective layer and the first metal layer, and is in contact with the first gate structure.
|
1. A semiconductor device, comprising:
a semiconductor substrate;
a first gate structure comprising a pair of first gate spacers and a plurality of first u-shaped layers stacked one on another between the pair of first gate spacers in a cross-sectional view;
a first metal layer over the plurality of first u-shaped layers and having a different shape than the plurality of first u-shaped layers in the cross-sectional view;
a first protective layer over the first metal layer and between the pair of first gate spacers;
a first liner lining the first protective layer; and
a first contact plug extending through the first protective layer and the first metal layer, and in contact with the first gate structure.
8. A semiconductor device, comprising:
a semiconductor substrate;
a first gate structure over the semiconductor substrate, wherein the first gate structure comprises a first gate dielectric, a first work function metal layer over the first gate dielectric, and a first filling metal over the first work function metal layer;
a second gate structure over the semiconductor substrate, wherein the second gate structure comprises a second gate dielectric, a second work function metal layer over the second gate dielectric, and a second filling metal over the second work function metal layer;
a first metal layer over the first gate structure, wherein the first metal layer is in contact with the first gate dielectric, and a top surface of the first metal layer is substantially level with a top surface of the first gate dielectric; and
a second metal layer over the second gate structure, wherein the second metal layer is separated from the second gate dielectric, and the second metal layer is in contact with the second work function metal layer, and a top surface of the second metal layer is substantially level with a top surface of the second work function metal layer.
16. A semiconductor device, comprising:
a semiconductor substrate;
a first gate structure over the semiconductor substrate, wherein the first gate structure comprises first gate spacers, a first gate dielectric, a first capping layer over and in contact with the first gate dielectric, a first work function metal layer over and in contact with the first capping layer, a second work function metal layer over and in contact with the first work function metal layer, and a first filling metal over and in contact with the second work function metal layer, and the first gate dielectric, the first capping layer, the first work function metal layer, the second work function metal layer, and the first filling metal are between and in contact with the first gate spacers, wherein a sidewall of the first gate dielectric is substantially aligned with a sidewall of the first work function metal layer, and wherein the second work function metal layer is thicker than the first work function metal layer; and
a second gate structure over the semiconductor substrate, wherein the second gate structure comprises second gate spacers, a second gate dielectric, a second capping layer over and in contact with the second gate dielectric, a third work function metal layer over and in contact with the second capping layer, a fourth work function metal layer over and in contact with the third work function metal layer, a fifth work function metal layer over and in contact with the fourth work function metal layer, and a second filling metal over and in contact with the fifth work function metal layer, and the second gate dielectric, the second capping layer, the third work function metal layer, the fourth work function metal layer, the fifth work function metal layer, and the second filling metal are between and in contact with the second gate spacers, wherein a top surface of the first filling metal is substantially level with a top surface of the second filling metal, wherein the fifth work function metal layer is thicker than the third and fourth work function metal layers, and wherein the first, third, and fourth work function metal layers are made of tungsten (W).
2. The semiconductor device of
3. The semiconductor device of
4. The semiconductor device of
5. The semiconductor device of
6. The semiconductor device of
7. The semiconductor device of
a second gate structure comprising a pair of second gate spacers and a plurality of second u-shaped layers stacked one on another between the pair of second gate spacers in the cross-sectional view, wherein a distance between the pair of second gate spacers is greater than a distance between the pair of first gate spacers;
a second metal layer over the plurality of second u-shaped layers and having a different shape than the plurality of second u-shaped layers in the cross-sectional view;
a second protective layer over the second metal layer and between the pair of second gate spacers; and
a second contact plug extending through the second protective layer and the second metal layer, and in contact with the second gate structure.
9. The semiconductor device of
10. The semiconductor device of
11. The semiconductor device of
12. The semiconductor device of
13. The semiconductor device of
14. The semiconductor device of
15. The semiconductor device of
17. The semiconductor device of
18. The semiconductor device of
19. The semiconductor device of
20. The semiconductor device of
|
The present application is a Divisional application of U.S. application Ser. No. 16/103,724, filed on Aug. 14, 2018, now U.S. Pat. No. 10,707,131, issued on Jul. 7, 2020, which is hereby incorporated by reference herein.
As the semiconductor industry has strived for higher device density, higher performance, and lower costs, problems involving both fabrication and design have been encountered. One solution to these problems has been the development of a fin-like field effect transistor (FinFET). A FinFET includes a thin vertical ‘fin’ formed by etching spaced recesses into a substrate. The source, drain, and channel regions are defined within this fin. The transistor's gate wraps around the channel region of the fin. This configuration allows the gate to induce current flow in the channel from three sides. Thus, FinFET devices have the benefit of higher current flow and reduced short-channel effects.
The dimensions of FinFETs and other metal oxide semiconductor field effect transistors (MOSFETs) have been progressively reduced as technological advances have been made in integrated circuit materials. For example, high-k metal gate (HKMG) processes have been applied to FinFETs.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
Examples of devices that can be improved from one or more embodiments of the present application are semiconductor devices. Such a device, for example, may be a Fin field effect transistor (FinFET) device. The following disclosure will continue with a FinFET example to illustrate various embodiments of the present application. It is understood, however, that the application should not be limited to a particular type of device.
The fins may be patterned by any suitable method. For example, the fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins.
Reference is made to
Semiconductor fins 112, 114 and 116 are formed on the substrate 110. In some embodiments, the semiconductor fins 112, 114 and 116 include silicon. The semiconductor fins 112, 114 and 116 may be formed, for example, by patterning and etching the substrate 110 using photolithography techniques. In some embodiments, a layer of photoresist material (not shown) is sequentially deposited over the substrate 110. The layer of photoresist material is irradiated (exposed) in accordance with a predetermined pattern (the semiconductor fins 112, 114 and 116 in this case) and developed to remove portions of the photoresist material. The remaining photoresist material protects the underlying material from subsequent processing steps, such as etching. It is noted that other masks, such as an oxide or silicon nitride mask, may also be used in the etching process. The quantity of the semiconductor fins is exemplary, and is not limiting the disclosure.
An isolation dielectric 105 is formed to fill trenches among the semiconductor fins 112, 114 and 116 as shallow trench isolation (STI). The isolation dielectric 105 may include any suitable dielectric material, such as silicon oxide. The method of forming the isolation dielectric 105 may include depositing an isolation dielectric 105 on the substrate 110 to cover the semiconductor fins 112, 114 and 116, optionally performing a planarization process to remove the excess isolation dielectric 105 outside the trenches, and then performing an etching process on the isolation dielectric 105 until upper portions of the semiconductor fins 112, 114 and 116 are exposed.
Reference is made to
Gate dielectric layer 120 is formed blanket over the semiconductor fins 112, 114 and 116, and the substrate 110, respectively. The gate dielectric layer 120 may compose of multi-layer, where the first layer is interlayer oxides formed by wet clean, and/or thermal oxidation; followed by a high-k layer formed by atomic layer deposition, chemical vapor deposition, sputtering, or other suitable methods for forming a gate dielectric. The gate dielectric layer 120 may include, for example, a Si-containing interlayer oxide followed by a high-k dielectric material such as metal oxides, metal silicates, transition metal-oxides, transition metal-silicates, oxynitrides of metals, metal aluminates, zirconium silicate, zirconium aluminate, or combinations thereof. In some embodiments, the gate dielectric layer 120 may include hafnium oxide (HfO2), hafnium silicon oxide (HfSiO), hafnium silicon oxynitride (HfSiON), hafnium tantalum oxide (HfTaO), hafnium titanium oxide (HfTiO), hafnium zirconium oxide (HfZrO), lanthanum oxide (LaO), zirconium oxide (ZrO), titanium oxide (TiO), tantalum oxide (Ta2O5), yttrium oxide (Y2O3), strontium titanium oxide (SrTiO3, STO), barium titanium oxide (BaTiO3, BTO), barium zirconium oxide (BaZrO), hafnium lanthanum oxide (HfLaO), lanthanum silicon oxide (LaSiO), aluminum silicon oxide (AlSiO), aluminum oxide (Al2O3), silicon nitride (Si3N4), oxynitrides (SiON), and combinations thereof.
The capping layer 130 may be formed by CVD, PVD, ALD, or other suitable techniques. In some embodiments, the capping layer 130 may include metal, such as titanium (Ti), tantalum (Ta), or suitable materials. In some other embodiments, the capping layer 130 may include metal nitride, such as TiN, TaN, and WN. In some occasions, the capping layer 130 can be doped with elements such as C, Si or Al. In some other embodiments, the capping layer 130 may be a composite layer, such as Ti/TiN layer, Ta/TaN layer, etc.
The dummy gate layer 140 may be formed by CVD, sputter deposition, or by other suitable technique for depositing conductive materials. The dummy gate layer 140 may include polycrystalline-silicon (poly-Si) or poly-crystalline silicon-germanium (poly-SiGe).
Reference is made to
Reference is made to
Reference is made to
Removing portions of the semiconductor fins 112, 114 and 116 may include forming a photoresist layer or a capping layer (such as an oxide capping layer) over the structure of
Reference is made to
Thereafter, an interlayer dielectric (ILD) layer 170 is formed at outer sides of the gate spacers 152, 154 and 156 and on the substrate 110. The ILD layer 170 includes silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, low-dielectric constant dielectric material or a combination thereof. The ILD layer 170 includes a single layer or multiple layers. The ILD layer 170 is formed by a suitable technique, such as CVD. A chemical mechanical planarization (CMP) process may be applied to remove excessive ILD layer 170 and expose top surfaces of the dummy gate structures 142, 144 and 146 to a subsequent dummy gate removal process.
Reference is made to
Reference is made to
In some embodiments, the metal layer 196 can be formed by suitable deposition process, such as ALD, CVD, or other suitable deposition process. Generally, the deposition process such as ALD or CVD involve the delivery of gaseous reactants to the substrate surface where a chemical reaction takes place under temperature and pressure conditions favorable to the thermodynamics of the reaction. As used herein, “atomic layer deposition” or “ALD” refers to a process where a substrate surface is alternately exposed to precursors and/or reagents (excluding any carrier gases, or other compounds not otherwise involved in deposition). As used herein, “chemical vapor deposition” or “CVD” refers to a process where a substrate surface is exposed to more than one precursor/reagent at a time.
In a bottom-up approach, the growth of a metal layer 196 has a different nucleation delay on a metal-containing surface (i.e., the capping layer 136) as compared to a dielectric surface (i.e., the gate spacers 156). Usually, the nucleation delay on the metal-containing surface is shorter than on the dielectric surface. The nucleation delay differences can be used to allow selective growth on the metal-containing surface. The present disclosure utilizes the selectivity to allow metal growth from a bottom of a trench (i.e. the capping layer 136) while limiting the growth from the dielectric side walls (i.e. the gate spacers 156). As a result, the deposition rate of the metal layer 196 on the metal-containing surface (i.e., the capping layer) is faster than that on the dielectric surface (i.e., the gate spacers 156).
The chemistries utilized for deposition will depend on the desired film. In some embodiments, a tungsten-containing layer is deposited to act as the metal layer 196. Tungsten has a work function higher than a mid-gap work function (about 4.5 eV) that is in the middle of the valance band and the conduction band of silicon, and thus tungsten can be referred to as a P-work function metal that can provide a work function suitable for PMOS devices. Tungsten may be deposited by using a suitable tungsten precursor. The tungsten precursor can be any suitable tungsten-containing gas including, but not limited to, halide based tungsten precursors or a metal-organic based tungsten precursor. For example, in some embodiments, the tungsten precursor may comprise tungsten pentachloride (WCl5), compounds with the empirical formula of WCl5 (e.g., W2Cl10, W3Cl15), tungsten hexachloride (WCl6), compounds with the empirical formula of WCl6 (e.g., W2Cl12), tungsten hexafluoride (WF6). In one or more embodiments, the tungsten-containing precursor is selected from the group consisting of tungsten pentachloride, compounds with the empirical formula WCl5 and tungsten hexachloride. A reducing agent may be used as a co-reagent to produce a film consisting essentially of tungsten. In some embodiments, the deposition process may be performed at a temperature in a range from about 400° C. to about 550° C.
Reference is made to
Reference is made to
Then, metal layers 204 and 206 are formed on the capping layer 134 and the metal layer 196, respectively. In some embodiments, the metal layers 204 and 206 fill the gate trenches 174 and 176 via a bottom-up approach. That is, the metal layers 204 and 206 are selectively grown on the capping layer 134 and the metal layer 196, and thus the sidewalls of the gate trenches 174 and 176 are substantially free from the growth of the metal layers 204 and 206, which in turn will facilitate the deposition of the metal layers formed in later steps, since the width of the gate trenches 174 and 176 will not shrink during forming the metal layers 204 and 206. In some embodiments, the metal layers 204 and 206 may include but not limited to, for example, tungsten (W). In some embodiments, the thickness of the metal layers 204 and 206 is in a range from about 0.5 nm to about 3.5 nm. In some embodiments, the thickness of the metal layer 204 may be substantially equal to the thickness of the metal layer 206. In some other embodiments, the thickness of the metal layer 206 may be substantially equal to the thickness of the metal layer 196. The formation of the metal layers 204 and 206 may be similar to that of the metal layer 196 described in
Reference is made to
Then, the dummy gate structure 142 is removed to form a gate trench 172 with the gate spacers 152 as its sidewall. In some embodiments, the dummy gate structure 142 is removed while the gate dielectric 122 and the capping layer 132 retain as shown in
Then, metal layers 212, 214, and 216 are formed on the capping layer 132, the metal layer 204, and the metal layer 206, respectively. In some embodiments, the metal layers 212, 214, and 216 fill the gate trenches 172, 174, and 176 via a bottom-up approach. That is, the metal layers 212, 214, and 216 are selectively grown on the capping layer 132, the metal layer 204, and the metal layer 206, and thus the sidewalls of the gate trenches 172, 174, and 176 are substantially free from the growth of the metal layers 212, 214, and 216, which in turn will facilitate the deposition of the metal layers formed in later steps, since the width of the gate trenches 172, 174, and 176 will not shrink during forming the metal layers 212, 214, and 216. In some embodiments, the metal layers 204 and 206 may include bot not limited to, for example, tungsten (W). In some embodiments, the thickness of the metal layers 212, 214, and 216 is in a range from about 1.5 nm to about 4.0 nm. In some embodiments, the thicknesses of the metal layer 212, 214, and 216 may be substantially the same. In some other embodiments, the thicknesses of the metal layer 212, 214, and 216 may be larger than the thicknesses of the underlying metal layers thereof (i.e. metal layers 196, 204, and 206). The formation of the metal layers 212, 214, and 216 may be similar to that of the metal layer 196 described in
In some embodiments, the metal layers 212, 214, and 216 may include work function metal layer. In some embodiments, the metal layers 196, 204 and 206 are the P-work function metal (e.g., tungsten), and the metal layers 212, 214 and 216 may be an N-work function. N-work function metal provides the work function suitable for NMOS devices, which work function is lower than the mid-gap work function. The work function lower than the mid-gap work function is referred to as an N-work function, and the respective metal having the N-work function may be referred to as an N-work function metal or an N-metal. In some embodiments, the N-work function metal has an N-work function lower than about 4.3 eV. The N-work function of N-work function metal may also be in the range between about 3.8 eV and about 4.6 eV. In some embodiments, the N-work function metal may include titanium aluminum (TiAl), which may include, or free from or substantially free from other elements. In some other embodiments, the N-work function metal may include Ti, Ag, Al, TiAlN, TiAlC, TaC, TaCN, TaAlC, TaSiN, Mn, Zr or combinations thereof.
Reference is made to
Reference is made to
In some embodiments of the present disclosure, the metal layers 196, 204, 206, 212, 214, and 216 may be formed via a bottom-up approach deposition. In this way, the gate trenches 172, 174, and 176 will substantially keep their original widths during the bottom-up deposition, since the materials of the metal layers are substantially not grown on the sidewalls of the gate trenches 172, 174, and 176. As a result, the metal layers 196, 204, 206, 212, 214, and 216 formed by bottom-up approach deposition may eliminate seams associated with conformal growth, and thus will improve the yield and reduce resistance of the device. On the other hand, the bottom-up deposition may simplify the process flow by, for example, reducing repeated etching processes which are used to remove unwanted metal layers on sidewalls of the gate trench. Further, the metal layers formed by bottom-up approach may include a homogeneous width along the gate length thereof, which in turn will reduce weak corner turn on (WCTO) effect.
Reference is made to
In some embodiments, the dummy gate structure 332 has a width W1 shorter than a width W2 of the dummy gate structure 332. Accordingly, the channel 312C is shorter than the channel 314C, and thus the channel 312C can also be referred to as short-channel and the channel 314C can also be referred to as long-channel. It is noted that the widths W1 and W2 can be determined with predetermined values during patterning the dummy gate structures 332 and 334.
Reference is made to
Reference is made to
In some embodiments, the capping layer 380 may include TiN, TaN, and WN. In some other embodiments, the capping layer 380 may be a composite layer, such as Ti/TiN layer, Ta/TaN layer, etc.
In some embodiments, the work function metal layer 390 may include a P-work function or N-work function metal. A P-work function metal may include, but is not limited to, titanium nitride (TiN). Titanium nitride can provide a work function suitable for PMOS devices, which work function is higher than the mid-gap work function (about 4.5 eV) that is in the middle of the valance band and the conduction band of silicon. The work function higher than the mid-gap work function is referred to as a P-work function, and the respective metal having the P-work function is referred to as a P-work function metal or P-metal. A N-work function metal provides the work function suitable for NMOS devices, which work function is lower than the mid-gap work function. The work function lower than the mid-gap work function is referred to as an N-work function, and the respective metal having the N-work function may be referred to as an N-work function metal or an N-metal. In some embodiments, the N-work function metal has an N-work function lower than about 4.3 eV. The N-work function of N-work function metal may also be in the range between about 3.8 eV and about 4.6 eV. In some embodiments, the N-work function metal may include titanium aluminum (TiAl), which may include, or free from or substantially free from other elements. In some other embodiments, the N-work function metal may include Ti, Ag, Al, TiAlN, TiAlC, TaC, TaCN, TaAlC, TaSiN, Mn, Zr or combinations thereof.
Reference is made to
Reference is made to
In some embodiments, during the CMP process, a CMP dishing effect may occurs such that a recess 404r may present in the filling conductor 404. The occurrence of a CMP dishing effect is mainly due to the fact that a polishing table has a flexible polishing pad. When CMP is performed on the substrate surface with height fluctuations, the polishing pad is located above the substrate surface. Therefore, the polishing pad may deform along the substrate profile when the polishing table applies a downward stress on the polishing pad. The polishing pad may bend more readily downwards to the region with a larger surface area (i.e. the filling conductor 404) than the surrounding regions, so that this region is polished prior to other regions, causing the dishing effect.
Reference is made to
Reference is made to
Reference is made to
Reference is made to
Reference is made to
Reference is made to
Reference is made to
Reference is made to
Reference is made to
Reference is made to
According to the aforementioned embodiments, it can be seen that the present disclosure offers advantages over FinFET devices. It is understood, however, that other embodiments may offer additional advantages, and not all advantages are necessarily disclosed herein, and that no particular advantage is required for all embodiments. One advantage is that at least one metal layers are formed in a gate trench via a bottom-up approach, such that the deposition window may keep large, which in turn will facilitate deposition of the metal layers formed in later steps. Further, the metal layers formed by bottom-up approach deposition may eliminate seams associated with conformal growth, and thus will improve the yield and reduce resistance of the device. On the other hand, the bottom-up deposition may simplify the process flow by, for example, reducing repeated etching processes which are used to remove unwanted metal layers on sidewalls of the gate trench. Further, the metal layers formed by bottom-up approach may include a homogeneous widths along the gate length thereof, which will turn will reduce weak corner turn on (WCTO) effect. Another advantage is that the bottom-up deposition may be applied to reduce resistance in short channel device, and may also recover a dishing effect in long channel device. Another advantage is that the bottom-up deposition may be applied to form etching barrier layers in different devices including different channel lengths, so as to provide a homogeneous environment during forming contacts plug in different devices, and the yield may also be improved.
In some embodiments of the present disclosure, a semiconductor device includes a semiconductor substrate, first gate structure, a first metal layer, a first protective layer, and a first contact plug. The first gate structure includes a plurality of first U-shaped layers stacked one another between the first gate spacers in a cross-sectional view and first gate spacers on opposite sides of the first U-shaped layers. The first metal layer is over the first U-shaped layers and has a different shape than the first U-shaped layers in the cross-sectional view. The first protective layer is over the first metal layer and between the first gate spacers. The first contact plug extends through the first protective layer and the first metal layer, and is in contact with the first gate structure.
In some embodiments of the present disclosure, a semiconductor device includes a semiconductor substrate, a first gate structure, a second gate structure, a first metal layer, and a second metal layer. The first gate structure is over the semiconductor substrate, in which the first gate structure includes a first gate dielectric, a first work function metal layer over the first gate dielectric, and a first filling metal over the first work function metal layer. The second gate structure is over the semiconductor substrate, in which the second gate structure includes a second gate dielectric, a second work function metal layer over the second gate dielectric, and a second filling metal over the second work function metal layer. The first metal layer is over the first gate structure, in which the first metal layer is in contact with the first gate dielectric, and a top surface of the first metal layer is substantially level with a top surface of the first gate dielectric. The second metal layer is over the second gate structure, in which the second metal layer is separated from the second gate dielectric, and the second metal layer is in contact with the second work function metal layer, and a top surface of the second metal layer is substantially level with a top surface of the second work function metal layer.
In some embodiments of the present disclosure, a semiconductor device includes a semiconductor substrate, a first gate structure, and a second gate structure. The first gate structure is over the semiconductor substrate, in which the first gate structure includes first gate spacers, a first gate dielectric, a first work function metal layer over the first gate dielectric, and a first filling metal over the first work function metal layer, and the first gate dielectric, the first work function metal layer, and the first filling metal are between and in contact with the first gate spacers. The second gate structure is over the semiconductor substrate, in which the second gate structure includes second gate spacers, a second gate dielectric, a second work function metal layer over the second gate dielectric, a third work function metal layer over the second work function metal layer, and a second filling metal over the third work function metal layer, and the second gate dielectric, the second work function metal layer, the third work function metal layer, and the second filling metal are between and in contact with the second gate spacers.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
8729627, | May 14 2010 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained channel integrated circuit devices |
8836049, | Jun 13 2012 | United Microelectronics Corp. | Semiconductor structure and process thereof |
9209273, | Jul 23 2014 | Marlin Semiconductor Limited | Method of fabricating metal gate structure |
20130264652, | |||
20130320411, | |||
20170207133, | |||
20180005876, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 28 2018 | LIM, PENG-SOON | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053078 | /0905 | |
Aug 07 2018 | FANG, ZI-WEI | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053078 | /0905 | |
Jun 27 2020 | Taiwan Semiconductor Manufacturing Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 27 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
May 31 2025 | 4 years fee payment window open |
Dec 01 2025 | 6 months grace period start (w surcharge) |
May 31 2026 | patent expiry (for year 4) |
May 31 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 31 2029 | 8 years fee payment window open |
Dec 01 2029 | 6 months grace period start (w surcharge) |
May 31 2030 | patent expiry (for year 8) |
May 31 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 31 2033 | 12 years fee payment window open |
Dec 01 2033 | 6 months grace period start (w surcharge) |
May 31 2034 | patent expiry (for year 12) |
May 31 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |