An integrated circuit (ic) package having multiple ics is provided. The ic package includes a printed circuit board (pcb) having a cutout region and a substrate disposed above the pcb. The substrate includes a first cavity on a first surface of the substrate. The ic package also includes a first ic disposed on a second surface of the substrate and in the cutout region of the pcb, The ic package further includes a second ic disposed above the substrate, and a first device disposed on the second ic and in the first cavity on the first surface of the substrate.
|
1. An integrated circuit (ic) package, comprising:
a printed circuit board (pcb) having a cutout region;
a substrate disposed above the pcb, wherein the substrate comprises (i) a first cavity on a first surface of the substrate and (ii) a second cavity on the first surface of the substrate;
a first ic disposed on a second surface of the substrate and in the cutout region of the pcb;
a second ic disposed above the substrate; and
a first device disposed on the second ic and in the first cavity on the first surface of the substrate.
9. A method for fabricating an integrated circuit (ic) package, comprising:
forming a printed circuit board (pcb) having a cutout region;
forming a substrate above the pcb, the substrate having at least (i) a first cavity on a first surface of the substrate and (ii) a second cavity on the first surface of the substrate;
forming a first ic on a second surface of the substrate and in the cutout region of the pcb;
forming a second ic above the substrate; and
forming a first device on the second ic and in the first cavity on the first surface of the substrate.
17. An optical transceiver module having a package comprising a plurality of integrated circuits (ics), the package comprising:
a printed circuit board (pcb) having a cutout region;
a substrate disposed above the pcb, wherein the substrate comprises a first cavity on a top surface of the substrate;
a first ic of the plurality of ics disposed on a bottom surface of the substrate and in the cutout region of the pcb;
a second ic of the plurality of ics disposed above the substrate;
a third ic of the plurality of ics disposed on the second ic and in the first cavity on the top surface of the substrate; and
an optical device coupled to the second ic.
2. The ic package of
3. The ic package of
4. The ic package of
7. The ic package of
8. The ic package of
10. The method of
11. The method of
12. The method of
15. The method of
16. The method of
18. The optical transceiver module of
the substrate further comprises a second cavity on the top surface of the substrate; and
the optical device is partially disposed in the second cavity.
19. The optical transceiver module of
20. The optical transceiver module of
|
Embodiments presented in this disclosure generally relate to optical networking, and more specifically, to photonics packaging with substrate and printed circuit board (PCB) cutouts.
Electronic devices (e.g., computers, laptops, tablets, copiers, digital cameras, smart phones, and the like) often employ integrated circuits (ICs, also known as “chips”). These integrated circuits are typically implemented as semiconductor dies packaged in integrated circuit packages. The semiconductor dies may include numerous active devices and/or passive devices located on-chip. These devices may occupy a large amount of area on the chip, reducing the amount of space available for other components.
So that the manner in which the above-recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate typical embodiments and are therefore not to be considered limiting; other equally effective embodiments are contemplated.
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements disclosed in one embodiment may be beneficially used in other embodiments without specific recitation.
One embodiment presented in this disclosure is an integrated circuit (IC) package. The IC package includes a printed circuit board (PCB) having a cutout region and a substrate disposed above the PCB. The substrate includes a first cavity on a first surface of the substrate. The IC package also includes a first IC disposed on a second surface of the substrate and in the cutout region of the PCB. The IC package further includes a second IC disposed above the substrate, and a first device disposed on the second IC and in the first cavity on the first surface of the substrate.
Another embodiment presented in this disclosure is a method for fabricating an integrated circuit (IC) package. The method generally includes forming a printed circuit board (PCB) having a cutout region and forming a substrate above the PCB. The substrate has at least a first cavity on a first surface of the substrate. The method also includes forming a first IC on a second surface of the substrate and in the cutout region of the PCB. The method further includes forming a second IC above the substrate and forming a first device on the second IC and in the first cavity on the first surface of the substrate.
Another embodiment presented in this disclosure is an optical transceiver module. The optical transceiver module includes a package with a plurality of integrated circuits (ICs). The package includes a printed circuit board (PCB) having a cutout region and a substrate disposed above the PCB. The substrate includes a first cavity on a top surface of the substrate. The package also includes a first IC of the plurality of ICs disposed on a bottom surface of the substrate and in the cutout region of the PCB. The package further includes a second IC of the plurality of ICs disposed above the substrate, a third IC of the plurality of ICs disposed on the second IC and in the first cavity on the top surface of the substrate, and an optical device coupled to the second IC.
Electrical connections providing power and signaling to photonic chips typically include wire bonding to a printed circuit board (PCB) or other substrate. However, with increasing bandwidths, maintaining power and signal integrity may be difficult with wire bonding. Further, multi-chip integration (e.g., a photonic IC, an analog IC, a digital signal processor (DSP), and so forth) may be difficult due to a limited scalability of wire bonding. For example, wire bonds may be limited to edge connections, may require more complex on-chip routing, may occupy a relatively large chip and package footprint, and/or may be more susceptible to cross-talk and IR drop.
Embodiments presented herein provide IC packages (also referred to as chip packages or chip packaging or IC packaging) that are suitable for increasing the number of chips within a single package, for example. More specifically, embodiments provide techniques for using cutout(s) and cavity features on a substrate and/or printed circuit board (PCB) to improve the manufacturability, signal integrity, and size of an IC package for high speed transceiver applications, for example.
The following description provides examples, and is not limiting of the scope, applicability, or embodiments set forth in the claims. Changes may be made in the function and arrangement of elements discussed without departing from the scope of the disclosure. Various examples may omit, substitute, or add various procedures or components as appropriate. For instance, the methods described may be performed in an order different from that described, and various steps may be added, omitted, or combined. Also, features described with respect to some examples may be combined in some other examples. For example, an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein. In addition, the scope of the disclosure is intended to cover such an apparatus or method that is practiced using other structure, functionality, or structure and functionality in addition to, or other than, the various aspects of the disclosure set forth herein. It should be understood that any aspect of the disclosure disclosed herein may be embodied by one or more elements of a claim.
The word “exemplary” is used herein to mean “serving as an example, instance, or illustration,” Any aspect described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects.
As used herein, the term “connected with” in the various tenses of the verb “connect” may mean that element A is directly connected to element B or that other elements may be connected between elements A and B (i.e., that element A is indirectly connected with element B). In the case of electrical components, the term “connected with” may also be used herein to mean that a wire, trace, or other electrically conductive material is used to electrically connect elements A and B (and any components electrically connected there between).
In conventional IC packages with multiple ICs (or chips), wire bonding is typically used to connect (or link) the ICs to the printed circuit board (PCB) (or substrate), One issue with this conventional approach is that it may not be suitable for packaging multiple chips inside an optical transceiver module, due in part to signal integrity issues and a large area footprint. For example, wire bonding can cause signal integrity issues, reducing the suitability of this approach for certain applications (e.g., high speed transceiver applications) that rely on high signal integrity between IC components. Additionally, the multiple chips that are connected via wire bonding can occupy a significantly large area footprint within the multi-chip package, thereby increasing the size of the multi-chip package which can make it unsuitable for fitting multiple chips inside a transceiver module.
The multi-chip package 100 uses wire bond 110-1 to connect the ICs 102 and 104 and wire bond 110-2 to connect the photonics die 116 to the substrate 114. As noted above, however, the wire bonds 110 1-2 can cause signal integrity issues, impacting the performance of the optics 108. Additionally, due in part to substrates 112 and 114, the ICs 102 and 104 can occupy a significantly large area footprint within the multi-chip package 100, reducing its suitability for high speed transceiver applications.
To address this, embodiments described herein provide techniques for IC packaging that utilizes strategically placed cavities and/or cutouts to package multiple electrical chips within a single IC package. In some embodiments, the techniques described herein leverage established packaging techniques (e.g., flip chip, die attach, soldering, etc.) to overcome the limitations associated with wire bonding. In this manner, embodiments can increase the manufacturability, improve signal integrity, and reduce the size of an IC package to make it more suitable for high speed transceiver applications.
As shown in
As also shown, the substrate 214 includes a cavity 230 (
As shown in
In some embodiments, techniques presented can use one or more cavities and/or cutouts to accommodate other components, e.g., a laser.
In some embodiments, the IC package described herein can be configured with a single IC (instead of multiple ICs).
As illustrated in
As illustrated in
As illustrated in
Method 700 enters at block 702, where a package substrate (e.g., substrate 214) is formed. At block 704, a first cavity (e.g., cavity 230) is formed on a top surface of the package substrate. At block 706, a second cavity (e.g., cavity 240) is formed on a top and side surface of the package substrate.
At block 708, a PCB (e.g., PCB 206) is formed. At block 710, a cutout region (e.g., cutout 220) is formed in the PCB. At block 712, a first IC (e.g., IC 102) is disposed on a bottom surface of the package substrate. At block 714, a second IC (e.g., photonics die/IC 116) is formed on a third IC (e.g., IC 104). At block 716, the package substrate is attached to the PCB, such that the first IC (attached to the package substrate) is disposed in the cutout region of the PCB. At block 718, the second IC is attached to the package substrate, such that the third IC (attached to the second IC) is disposed in the first cavity on the package substrate.
At block 720, an optical apparatus (e.g., optics 108) is attached to the second IC via the second cavity of the package substrate. At block 722, the PCB is disposed in a housing (e.g., housing 624). At block 724, a heat sink is formed on the first IC via the cutout region of the PCB. The method 700 may then exit.
In the current disclosure, reference is made to various embodiments. However, the scope of the present disclosure is not limited to specific described embodiments. Instead, any combination of the described features and elements, whether related to different embodiments or not, is contemplated to implement and practice contemplated embodiments. Additionally, when elements of the embodiments are described in the form of “at least one of A and B,” it will be understood that embodiments including element A exclusively, including element B exclusively, and including element A and B are each contemplated. Furthermore, although some embodiments disclosed herein may achieve advantages over other possible solutions or over the prior art, whether or not a particular advantage is achieved by a given embodiment is not limiting of the scope of the present disclosure. Thus, the aspects, features, embodiments and advantages disclosed herein are merely illustrative and are not considered elements or limitations of the appended claims except where explicitly recited in a claim(s). Likewise, reference to “the invention” shall not be construed as a generalization of any inventive subject matter disclosed herein and shall not be considered to be an element or limitation of the appended claims except where explicitly recited in a claim(s).
As will be appreciated by one skilled in the art, the embodiments disclosed herein may be embodied as a system, method or computer program product. Accordingly, embodiments may take the form of an entirely hardware embodiment, an entirely software embodiment (including firmware, resident software, micro-code, etc.) or an embodiment combining software and hardware aspects that may all generally be referred to herein as a “circuit,” “module” or “system.” Furthermore, embodiments may take the form of a computer program product embodied in one or more computer readable medium(s) having computer readable program code embodied thereon.
Program code embodied on a computer readable medium may be transmitted using any appropriate medium, including but not limited to wireless, wireline, optical fiber cable, RF, etc., or any suitable combination of the foregoing.
Computer program code for carrying out operations for embodiments of the present disclosure may be written in any combination of one or more programming languages, including an object oriented programming language such as Java, Smalltalk, C++ or the like and conventional procedural programming languages, such as the “C” programming language or similar programming languages. The program code may execute entirely on the user's computer, partly on the user's computer, as a stand-alone software package, partly on the user's computer and partly on a remote computer or entirely on the remote computer or server. In the latter scenario, the remote computer may be connected to the user's computer through any type of network, including a local area network (LAN) or a wide area network (WAN), or the connection may be made to an external computer (for example, through the Internet using an Internet Service Provider).
Aspects of the present disclosure are described herein with reference to flowchart illustrations and/or block diagrams of methods, apparatuses (systems), and computer program products according to embodiments presented in this disclosure. It will be understood that each block of the flowchart illustrations and/or block diagrams, and combinations of blocks in the flowchart illustrations and/or block diagrams, can be implemented by computer program instructions. These computer program instructions may be provided to a processor of a general purpose computer, special purpose computer, or other programmable data processing apparatus to produce a machine, such that the instructions, which execute via the processor of the computer or other programmable data processing apparatus, create means for implementing the functions/acts specified in the block(s) of the flowchart illustrations and/or block diagrams.
These computer program instructions may also be stored in a computer readable medium that can direct a computer, other programmable data processing apparatus, or other device to function in a particular manner, such that the instructions stored in the computer readable medium produce an article of manufacture including instructions which implement the function/act specified in the block(s) of the flowchart illustrations and/or block diagrams.
The computer program instructions may also be loaded onto a computer, other programmable data processing apparatus, or other device to cause a series of operational steps to be performed on the computer, other programmable apparatus or other device to produce a computer implemented process such that the instructions which execute on the computer, other programmable data processing apparatus, or other device provide processes for implementing the functions/acts specified in the block(s) of the flowchart illustrations and/or block diagrams.
The flowchart illustrations and block diagrams in the Figures illustrate the architecture, functionality, and operation of possible implementations of systems, methods, and computer program products according to various embodiments. In this regard, each block in the flowchart illustrations or block diagrams may represent a module, segment, or portion of code, which comprises one or more executable instructions for implementing the specified logical function(s). It should also be noted that, in some alternative implementations, the functions noted in the block may occur out of the order noted in the Figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustrations, and combinations of blocks in the block diagrams and/or flowchart illustrations, can be implemented by special purpose hardware-based systems that perform the specified functions or acts, or combinations of special purpose hardware and computer instructions.
In view of the foregoing, the scope of the present disclosure is determined by the claims that follow.
Patel, Vipulkumar K., Erickson, Ashley J. M., Prasad, Aparna R.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10393959, | Oct 26 2018 | Cisco Technology, Inc | Photonic integrated circuit bonded with interposer |
5631807, | Jan 20 1995 | Minnesota Mining and Manufacturing Company | Electronic circuit structure with aperture suspended component |
7433554, | Feb 17 2004 | HAMAMATSU PHOTONICS K K | Optical wiring board and method for manufacturing optical wiring board |
7539366, | Jan 04 2008 | International Business Machines Corporation | Optical transceiver module |
20020196997, | |||
20030002770, | |||
20040208416, | |||
20060091509, | |||
20080006934, | |||
20090226130, | |||
20100215314, | |||
20120188138, | |||
20140064659, | |||
20140084441, | |||
20170097480, | |||
20170307837, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 13 2020 | ERICKSON, ASHLEY J M | Cisco Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054056 | /0946 | |
Oct 13 2020 | PATEL, VIPULKUMAR K | Cisco Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054056 | /0946 | |
Oct 13 2020 | PRASAD, APARNA R | Cisco Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054056 | /0946 | |
Oct 14 2020 | Cisco Technology, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 14 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Jun 07 2025 | 4 years fee payment window open |
Dec 07 2025 | 6 months grace period start (w surcharge) |
Jun 07 2026 | patent expiry (for year 4) |
Jun 07 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 07 2029 | 8 years fee payment window open |
Dec 07 2029 | 6 months grace period start (w surcharge) |
Jun 07 2030 | patent expiry (for year 8) |
Jun 07 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 07 2033 | 12 years fee payment window open |
Dec 07 2033 | 6 months grace period start (w surcharge) |
Jun 07 2034 | patent expiry (for year 12) |
Jun 07 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |