A four-stage gated ring oscillator having four gated amplifiers configured in a ring topology and comprising a first pair of gated amplifiers, controlled by a first phase of an two-phase input clock, interleaved with a second pair gated amplifiers, controlled by a second phase of the two-phase input clock; and two cross-coupling latches configured to provide cross-coupling between the first pair of gated amplifiers and the second pair of gated amplifiers.

Patent
   11728793
Priority
Aug 22 2022
Filed
Aug 22 2022
Issued
Aug 15 2023
Expiry
Aug 22 2042
Assg.orig
Entity
Large
0
1
currently ok
8. A four-stage gated ring oscillator comprising:
four gated amplifiers configured in a ring topology and comprising a first pair of gated amplifiers interleaved with a second pair gated amplifiers; and
two cross-coupling latches configured to provide cross-coupling between the first pair of gated amplifiers and the second pair of gated amplifiers, wherein
during a first phase of an input clock that is a two-phase clock, an internal gate voltage of the first pair of gated amplifiers is reset, an output current of the first pair of gated amplifiers is shut off, an output voltage of the first pair of gated amplifiers is sampled into an internal gate voltage of the second pair of gated amplifiers and propagates into an output voltage of the second pair of gated amplifiers, while
during a second phase of the input clock, the internal gate voltage of the second pair of gated amplifiers is reset, an output current of the second pair of gated amplifiers is shut off, the output voltage of the second pair of gated amplifiers is sampled into the internal gate voltage of the first pair of gated amplifiers and propagates into the output voltage of the first pair of gated amplifiers.
1. A clock generator comprising:
a first gated amplifier configured to receive a fourth voltage at a fourth drain node and output a first current to a first drain node in accordance with a first phase of an input clock that is a two-phase clock;
a second gated amplifier configured to receive a first voltage at the first drain node and output a second current to a second drain node in accordance with a second phase of the input clock;
a third gated amplifier configured to receive a second voltage at the second drain node and output a third current to a third drain node in accordance with the first phase of the input clock;
a fourth gated amplifier configured to receive a third voltage at the third drain node and output a fourth current to the fourth drain node in accordance with the second phase of the input clock;
a first cross-coupling latch configured to provide a regenerative cross-coupling between the fourth drain node and the second drain node; and
a second cross-coupling latch configured to provide a regenerative cross-coupling between the first drain node and the third drain node, wherein each of the first gated amplifier, the second gated amplifier, the third gated amplifier, and the fourth gated amplifier comprises a respective sampling switch and a respective reset switch configured to either sample a respective received voltage into a respective gate voltage at a respective gate node or reset the respective gate voltage in accordance with a respective phase of the input clock, and a respective common-source amplifier configured to output a respective current to a respective drain node in accordance with the respective gate voltage.
2. The clock generator of claim 1, wherein said respective common-source amplifier comprises a MOST (metal oxide semiconductor transistor) of a first type with a source, a gate, and a drain, connected to a DC (direct current) node, said respective gate node, and said respective drain node, respectively.
3. The clock generator of claim 2, wherein said respective sampling switch comprises a MOST (metal oxide semiconductor transistor) of a second type with a gate controlled by said respective phase of the input clock.
4. The clock generator of claim 3, wherein said respective reset switch comprises a MOST of the first type with a gate controlled by said respective phase of the input clock and configured to pull said respective gate voltage to a DC voltage corresponding to a reset state.
5. The clock generator of claim 2, wherein each of the first cross-coupling latch and the second cross-coupling latch comprises two MOSTs of a second type configured in a cross-coupling topology.
6. The clock generator of claim 1 further comprising a first auxiliary amplifier configured to receive the fourth voltage and output a fifth current to the first drain node, a second auxiliary amplifier configured to receive the first voltage and output a sixth current to the second drain node, a third auxiliary amplifier configured to receive the second voltage and output a seventh current to the third drain node, and a fourth auxiliary amplifier configured to receive the third voltage and output an eighth current to the fourth drain node.
7. The clock generator of claim 1 further comprising a first auxiliary amplifier configured to receive the fourth voltage and output a fifth current to the first drain node, a second auxiliary amplifier configured to receive the first voltage and output a sixth current to the second drain node, a third auxiliary amplifier configured to receive the second voltage and output a seventh current to the third drain node, and a fourth auxiliary amplifier configured to receive the third voltage and output an eighth current to the fourth drain node, wherein each of the first auxiliary amplifier, the second auxiliary amplifier, the third auxiliary amplifier, and the fourth auxiliary amplifier comprises a MOST of a type that is different from a type of a MOST that embodies said respective common-source amplifier.
9. The four-stage gated ring oscillator of claim 8, wherein each of the four gated amplifiers comprises a sampling switch and a reset switch configured to provide sampling and reset, respectively, for an internal gate voltage, in accordance with a respective phase of the input clock, and a common-source amplifier configured to receive the internal gate voltage and output an output current.
10. The four-stage gated ring oscillator of claim 9, wherein each of the common-source amplifier and the reset switch comprises a MOST (metal oxide semiconductor transistor) of a first type, while the sampling switch comprises a MOST of a second type.
11. The four-stage gated ring oscillator of claim 10, wherein each of two cross-coupling latches comprises two MOSTs of the second type configured in a cross-coupling topology.
12. The four-stage gated ring oscillator of claim 8 further comprises four auxiliary amplifiers configured in a ring topology and are connected in parallel with the four gated amplifiers.

The present disclosure generally relates to generation of four-phase 25% duty cycle clock, and particularly to power efficient generation of four-phase 25% duty cycle clocks.

A clock is a logical signal that cyclically toggles back and forth between a low state and a high state; a duty cycle of the clock refers to a percentage of time that the clock stays in the high state. A four-phase clock refers to a collection of four clocks including a first clock, a second clock, a third clock, and a fourth clock that have the same waveform but sequentially and evenly distributed in time; the first clock, the second clock, the third clock, and the fourth clock are referred to as a first phase, a second phase, a third phase, and a fourth phase of the four-phase clock, respectively. Likewise, a two-phase clock refers to a collection of two clocks including a first clock and a second clock that have the same waveform but alternately and evenly distributed in time; the first clock and the second clock are referred to as a first phase and a second phase of the two-phase clock, respectively.

Four-phase clocks are widely used in radio transceivers. In some applications, a four-phase clock of a 25% duty cycle is needed. In U.S. Pat. No. 10,148,257, Lin disclosed a four-phase 25% duty cycle clock generator, which comprises: a divide-by-two circuit configured to receive a two-phase input clock and output four interim clocks that are evenly distributed in time; and a duty converter that utilize a timing relationship between the input clock and the four interim clocks to convert a duty cycle of the four interim clocks to 25%, thus generating a four-phase 25% duty cycle clock. The duty converter is needed because the duty cycle of the four interim clocks is typically 50%. The duty cycle converter, however, consumes power.

What is desired is a power efficient, four-phase 25% duty cycle clock generator.

A first objective of the present disclosure is to generate a four-phase 25% duty cycle clock in a power efficient manner.

A second objection of the present disclosure is to generate a four-phase 25% duty cycle clock of a high frequency.

Embodiments of the invention include a four-phase 25% duty cycle clock generator utilizing a divide-by-two circuit that can directly output four interim clocks that readily have 25% duty cycle and therefore no duty converter is needed. As a result, the clock generation is more power efficient.

In an embodiment, a clock generator comprises: a first gated amplifier configured to receive a fourth voltage at a fourth drain node and output a first current to a first drain node in accordance with a first phase of an input clock that is a two-phase clock; a second gated amplifier configured to receive a first voltage at the first drain node and output a second current to a second drain node in accordance with a second phase of the input clock; a third gated amplifier configured to receive a second voltage at the second drain node and output a third current to a third drain node in accordance with the first phase of the input clock; a fourth gated amplifier configured to receive a third voltage at the third drain node and output a fourth current to the fourth drain node in accordance with the second phase of the input clock; a first cross-coupling latch configured to provide a regenerative cross-coupling between the fourth drain node and the second drain node; and a second cross-coupling latch configured to provide a regenerative cross-coupling between the first drain node and the third drain node, wherein each of the first gated amplifier, the second gated amplifier, the third gated amplifier, and the fourth gated amplifier comprises a respective sampling switch and a respective reset switch configured to either sample a respective received voltage into a respective gate voltage at a respective gate node or reset the respective gate voltage in accordance with a respective phase of the input clock, and a respective common-source amplifier configured to output a respective current to a respective drain node in accordance with the respective gate voltage.

In an embodiment, a four-stage gated ring oscillator comprises: four gated amplifiers configured in a ring topology and comprising a first pair of gated amplifiers interleaved with a second pair gated amplifiers; and two cross-coupling latches configured to provide cross-coupling between the first pair of gated amplifiers and the second pair of gated amplifiers, wherein during a first phase of a two-phase input clock, an internal gate voltage of the first pair of gated amplifiers is reset, an output current of the first pair of gated amplifiers is shut off, an output voltage of the first pair of gated amplifiers is sampled into an internal gate voltage of the second pair of gated amplifiers and propagates into an output voltage of the second pair of gated amplifiers, while during a second phase of the two-phase input clock, the internal gate voltage of the second pair of gated amplifiers is reset, an output current of the second pair of gated amplifiers is shut off, the output voltage of the second pair of gated amplifiers is sampled into the internal gate voltage of the first pair of gated amplifiers and propagates into the output voltage of the first pair of gated amplifiers.

FIG. 1 shows a schematic diagram of a clock generator in accordance with an embodiment of the present disclosure.

The present disclosure is directed to clock generation. While the specification describes several example embodiments of the disclosure considered favorable modes of practicing the invention, it should be understood that the invention can be implemented in many ways and is not limited to the particular examples described below or to the particular manner in which any features of such examples are implemented. In other instances, well-known details are not shown or described to avoid obscuring aspects of the disclosure.

Persons of ordinary skill in the art understand terms and basic concepts related to microelectronics that are used in this disclosure, such as “circuit node,” “power node,” “ground node,” “DC (direct current),” “amplifier,” “common-source amplifier,” “switch,” “voltage,” “current,” “CMOS (complementary metal oxide semiconductor),” “MOST (metal oxide semiconductor transistor),” “PMOST (P-channel metal oxide semiconductor transistor),” “NMOS (N-channel metal oxide semiconductor transistor),” “phase,” “frequency,” “clock,” and “signal.” Terms and basic concepts like these are apparent to those of ordinary skill in the art and thus will not be explained in detail here. Those of ordinary skill in the art can also recognize symbols of PMOST and NMOST, and identify the “source,” the “gate,” and the “drain” terminals thereof.

This disclosure is presented in an engineering sense, instead of a rigorous mathematical sense. For instance, “A is equal to B” means “a difference between A and B is smaller than an engineering tolerance.

A signal is a voltage of a variable level that carries a certain information and can vary with time. A level of the signal at a moment represents a state of the signal at that moment. In this present disclosure, “signal” and “voltage signal” refer to the same thing and thus are interchangeable.

A logical signal is a voltage signal of two states: a low state and a high state; the logical signal is in the high state when its voltage level is above a trip point and in the low state otherwise. The low state is also referred to as a “0” state, while the high stage is also referred to as a “1” state. Regarding a logical signal Q, when we say, “Q is high” or “Q is low,” means that “Q is in the high state” or “Q is in the low state.” Likewise, “Q is 1” or “Q is 0,” means that “Q is in the 1 state” or “Q is in the 0 state.”

A first logical signal may not necessarily have the same trip point as a second logical signal.

A first logical signal is said to be a logical inversion of a second logical signal, if the first logical signal and the second logical signal are always in opposite states. That is, when the first logical signal is low, the second logical signal is high; when the first logical signal is high, the second logical signal is low. When a first logical signal is a logical inversion of a second logical signal, the first logical signal and the second logical signal are said to be complementary to each other.

A DC (direct current) node is a circuit node of a substantially stationary electrical potential. Throughout this disclosure, “VSS” denotes a ground node, while “VDD” denotes a power supply node. Both “VSS” and “VDD” are DC nodes.

A clock is a logical signal that cyclically toggles back and forth between a low state (e.g., of a voltage level of a ground node “VSS”) and a high state (e.g., a voltage level of a power supply node “VDD”). A frequency of a clock is a rate at which the clock performs cycle of back-and-forth toggling.

For a two-phase clock comprising a first clock and a second clock, the two-phase clock is said to be in a first phase when the first clock is high and the second clock is low, and in a second phase when the first clock is low and the second clock is high. The first clock and the second clock are also referred to as the first phase and the second phase, respectively, of the two-phase clock. Therefore, “the first phase of the two-phase clock” can refer to the first clock, but also can refer to a state of the two-phase clock wherein the first clock is high and the second clock is low. The same thing applies to “second phase of the two-phase clock.”

A common-source amplifier comprises a MOST (metal oxide semiconductor transistor) configured to receive an input voltage at its gate and output a current through its drain and thus establish an output voltage at its drain, with its source connected to a DC node. A small change of the input voltage can result in a big change of the output voltage, and thus an amplification function can be accomplished.

A first MOST and a second MOST of the same type are said to be cross-coupling when a gate of the first MOST connects to a drain of the second MOST and a drain of the first MOST connects to a gate of the second MOST; a resultant circuit is also known as a “cross-coupling latch” and has a regenerative nature.

A schematic diagram of a clock generator 100 in accordance with an embodiment of the present disclosure is shown in FIG. 1. In FIG. 1: IN1 denotes a first input node, IN2 denotes a second input node, DN1 denotes a first drain node, DN2 denotes a second drain node, DN3 denotes a third drain node, DN4 denotes a fourth drain node, GN1 denotes a first gate node, GN2 denotes a second gate node, GN3 denotes a third gate node, and GN4 denotes a fourth gate node, C1 denotes a first phase of a two-phase input clock provided at IN1, C2 denotes a second phase of the two-phase input clock provided at IN2, Y1 denotes a first gate voltage at GN1, Y2 denotes a second gate voltage at GN2, Y3 denotes a third gate voltage at GN3, Y4 denotes a fourth gate voltage at GN4, X1 denotes a first drain voltage at DN1, X2 denotes a second drain voltage at DN2, X3 denotes a third drain voltage at DN3, and X4 denotes a fourth drain voltage at DN4. Clock generator 100 comprises: a first gated amplifier GA1 configured to receive X4 and output a first current I1 to DN1 in accordance with C1; a second gated amplifier GA2 configured to receive X1 and output a second current I2 to DN2 in accordance with C2; a third gated amplifier GA3 configured to receive X2 and output a third current I3 to DN3 in accordance with C1; a fourth gated amplifier GA4 configured to receive X3 and output a fourth current I4 to DN4 in accordance with C2; a first cross-coupling latch CCL1 configured to provide a regenerative cross-coupling between DN2 and DN4; and a second cross-coupling latch CCL2 configured to provide a regenerative cross-coupling between DN1 and DN3. In an optional embodiment, clock generator 100 further comprises: a first auxiliary amplifier AA1 configured to receive X4 and output a fifth current I5 to DN1; a second auxiliary amplifier AA2 configured to receive X1 and output a sixth current I6 to DN2; a third auxiliary amplifier AA3 configured to receive X2 and output a seventh current I7 to DN3; and a fourth auxiliary amplifier AA4 configured to receive X3 and output an eighth current I8 to DN4.

Gated amplifier GA1 (GA2, GA3, GA4) comprises NMOST (n-channel metal oxide semiconductor transistor) 111 (121, 131, 141), NMOST 112 (122, 132, 142), and PMOST (p-channel metal oxide semiconductor transistor) 113 (123, 133, 143). A source, a gate, and a drain of NMOST 111 (121, 131, 141) connect to VSS, IN1 (IN2, IN1, IN2), and GN1 (GN2, GN3, GN4), respectively. A source, a gate, and a drain of NMOST 112 (122, 132, 142) connect to VSS, GN1 (GN2, GN3, GN4), and DN1 (DN2, DN3, DN4), respectively. A source, a gate, and a drain of PMOST 113 (123, 133, 143) connect to DN4 (DN1, DN2, DN3), IN1 (IN2, IN1, IN2), and GN1 (GN2, GN3, GN4), respectively. CCL1 comprises PMOST 115 and PMOST 135, while CCL2 comprises PMOST 125 and PMOST 145. A source, a gate, and a drain of PMOST 115 (125, 135, 145) connect to VDD, DN2 (DN3, DN4, DN1), and DN4 (DN1, DN2, DN3), respectively. AA1 (AA2, AA3, AA4) comprises PMOST 114 (124, 134, 144). A source, a gate, a drain of PMOST 114 (124, 134, 144) connect to VDD, DN4 (DN1, DN2, DN3), and DN1 (DN2, DN3, and DN4), respectively.

GA1, GA2, GA3, and GA4 form a four-stage gated ring oscillator. GA1 receives X4 and outputs X1, GA2 receives X1 and outputs X2, GA3 receives X2 and outputs X3, and GA4 receives X3 and outputs X4, thus completing a cycle of signal propagation. This way, X1, X2, X3, and X4 are evenly distributed in time to form a four-phase signal. However, the four-stage gated ring oscillator is not free running but controlled by the two-phase input clock that comprises the first phase C1 and the second phase C2. During a first phase of the input clock where C1 is high and C2 is low, Y1 and Y3 are reset due to being pulled down to VSS by NMOST 111 and NMOST 131, respectively, thus shutting off NMOST 112 and NMOST 132 and halting the signal propagation from X4 and X2 to X1 and X3, respectively. In the meanwhile, PMOST 123 and PMOST 143 are turned on to sample X1 and X3 into Y2 and Y4, respectively, and NMOST 122 and NMOST 142 embody two common-source amplifiers that amplify Y2 and Y4 into X2 and X4, respectively, enabling X1 and X3 to propagate into X2 and X4, respectively. During a second phase of the input clock where C1 is low and C2 is high, Y2 and Y4 are reset due to being pulled down to VSS by NMOST 121 and NMOST 141, respectively, thus shutting off NMOST 122 and NMOST 142 and halting the signal propagation from X1 and X3 to X2 and X4, respectively. In the meanwhile, PMOST 113 and PMOST 133 are turned on to sample X4 and X2 into Y1 and Y3, respectively, and NMOST 112 and NMOST 132 embody two common-source amplifiers that amplify Y1 and Y3 into X1 and X3, respectively, enabling X4 and X2 to propagate into X1 and X3, respectively. Therefore, it takes two clock cycles of C1 and C2 for the four-phase gated ring oscillator to complete one cycle of signal propagation. A frequency of the four-phase signal is thus half of a frequency of C1 and C2. Therefore, clock generator 100 is effectively a divide-by-two circuit, wherein an output clock frequency is half of an input clock frequency.

CCL1 provides cross-coupling between DN4 and DN2 so that X4 and X2 are complementary and have approximately 50% duty cycle. Likewise, CCL2 provides cross-coupling between DN1 and DN3 so that X1 and X3 are complementary and have approximately 50% duty cycle.

Any circuit that can output a logical signal with a two-way transition, low to high and high to low, needs at least two transistors stacked up between a power supply node and a ground node; the less number of transistors stacked up, the higher attainable speed of transition due to a potentially lower resistance and larger swing. For each of X1, X2, X3, and X4, a pull-up to “Vbb” is carried out through one PMOST and a pull-down to “VSS” is carried out through one NMOST; in other words, there are only two transistors, one PMOST and one NMOST, stacked up between the power supply node “VDD” and the ground node “VSS” to perform a two-way state transition. Therefore, clock generator 100 can have a high speed, allowing the four-phase signal comprising X1, X2, X3, and X4 to have a high frequency. On the other hand, for each of Y1, Y2, Y3, and Y4, a pull-down to “VSS” is carried out through one NMOST but a pull-up to “VDD” is carried out through two PMOSTs in series. However, unlike X1, X2, X3, and X4 that are output voltages of common-source amplifiers that demand a large swing, Y1, Y2, Y3, and Y4 are input voltages of common-source amplifiers that have an inherently amplification function and do not demand a large swing, thus the pull-up through two PMOSTs is not a big issue.

AA1 (AA2, AA3, AA4) can be used to further speed up the signal propagation from X4 (X1, X2, X3) to X1 (X2, X3, X4), and thus increasing a workable frequency.

During the first phase of the input clock where C1 is high and C2 is low, Y1 (Y3) is reset, i.e., pulled low to “VSS”; during the second phase of the input clock where C1 is low and C2 is high, Y1 (Y3) can be pulled high only when X4 (X2) is high. In practice, X4 (X2) is high only for 50% of the time, and therefore, Y1 (Y3) can be pulled high for approximately 50% of the time in the second phase of the input clock. As a result, Y1 (Y3) can be pulled high for only approximately 25% of the time, and therefore, a duty cycle of Y1 (Y3) is approximately 25%. The same thing can be said about Y2 (Y4), only that the pull-high occurs in the first phase of the input clock where C1 is high and C2 is low. Therefore, Y1, Y2, Y3, and Y4 can form a four-phase clock of approximately 25% duty cycle. If an output clock of 50% duty cycle is needed, the output clock can be taken from X1, X2, X3, and X4. If an output clock of 25% duty cycle is needed, the output clock can be taken from Y1, Y2, Y3, and Y4. Since the clock generator 100 can directly generate a four-phase 25% duty cycle clock without a need to use a duty converter, clock generator 100 can be more power efficient than the prior art clock generator disclosed in U.S. Pat. No. 10,148,257.

For a given circuit comprising a plurality of NMOSTs and a plurality of PMOSTs and working across a power supply node “VDD” and a ground node “VDD,” a complementary circuit can be constructed by replacing every NMOST with a PMOST, replacing every PMOST with a NMOST, and swapping the power supply node “VDD” with the ground node “VSS.” The complementary circuit will have the same function as the originally given circuit. Therefore, in the appended claims, NMOST and PMOST are not explicitly specified; instead, “MOST of a first type” and “MOST of a second type” are used. Likewise, “ground node” is not explicitly referred; instead, “DC node” is used. In one embodiment, “DC node” refers to a ground node and “MOST of a first type” and “MOST of a second type” refer to NMOST and PMOST, respectively. In another embodiment, “DC node” refers to a power supply node and “MOST of a first type” and “MOST of a second type” refer to PMOST and NMOST, respectively.

Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the disclosure. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Lin, Chia-Liang (Leon)

Patent Priority Assignee Title
Patent Priority Assignee Title
10148257, Apr 19 2018 Realtek Semiconductor Corp. Method and apparatus for generating twenty-five percent duty cycle clock
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 19 2022LIN, CHIA-LIANG LEON Realtek Semiconductor CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0608540545 pdf
Aug 22 2022Realtek Semiconductor Corp.(assignment on the face of the patent)
Date Maintenance Fee Events
Aug 22 2022BIG: Entity status set to Undiscounted (note the period is included in the code).


Date Maintenance Schedule
Aug 15 20264 years fee payment window open
Feb 15 20276 months grace period start (w surcharge)
Aug 15 2027patent expiry (for year 4)
Aug 15 20292 years to revive unintentionally abandoned end. (for year 4)
Aug 15 20308 years fee payment window open
Feb 15 20316 months grace period start (w surcharge)
Aug 15 2031patent expiry (for year 8)
Aug 15 20332 years to revive unintentionally abandoned end. (for year 8)
Aug 15 203412 years fee payment window open
Feb 15 20356 months grace period start (w surcharge)
Aug 15 2035patent expiry (for year 12)
Aug 15 20372 years to revive unintentionally abandoned end. (for year 12)