Embodiments of the invention include device packages and methods of forming such packages. In an embodiment, the method of forming a device package may comprise forming a reinforcement layer over a substrate. One or more openings may be formed through the reinforcement layer. In an embodiment, a device die may be placed into one of the openings. The device die may be bonded to the substrate by reflowing one or more solder bumps positioned between the device die and the substrate. Embodiments of the invention may include a molded reinforcement layer. Alternative embodiments include a reinforcement layer that is adhered to the surface of the substrate with an adhesive layer.
|
1. A semiconductor package, comprising:
a substrate having a first conductive trace and a second conductive trace thereon;
a device die attached to the substrate, the device die having a first side and a second side, the second side opposite the first side;
a reinforcement layer coupled to the substrate, the reinforcement layer having a first portion laterally spaced apart from the first side of the device die, and the reinforcement layer having a second portion laterally spaced apart from the second side of the device die, wherein the first conductive trace extends from a first location beneath the device die to a location beneath the first portion of the reinforcement layer, and the second conductive trace extends from a second location beneath the device die to a location beneath the second portion of the reinforcement layer; and
an adhesive layer between the reinforcement layer and the substrate.
14. A computing device, comprising:
a board; and
a semiconductor package coupled to the board, the semiconductor package, comprising:
a substrate having a first conductive trace and a second conductive trace thereon;
a device die attached to the substrate, the device die having a first side and a second side, the second side opposite the first side;
a reinforcement layer coupled to the substrate, the reinforcement layer having a first portion laterally spaced apart from the first side of the device die, and the reinforcement layer having a second portion laterally spaced apart from the second side of the device die, wherein the first conductive trace extends from a first location beneath the device die to a location beneath the first portion of the reinforcement layer, and the second conductive trace extends from a second location beneath the device die to a location beneath the second portion of the reinforcement layer; and
an adhesive layer between the reinforcement layer and the substrate.
2. The semiconductor package of
5. The semiconductor package of
6. The semiconductor package of
7. The semiconductor package of
8. The semiconductor package of
9. The semiconductor package of
10. The semiconductor package of
11. The semiconductor package of
12. The semiconductor package of
13. The semiconductor package of
16. The computing device of
a communication chip coupled to the board.
|
This application is a Continuation of U.S. patent application Ser. No. 16/915,290, filed Jun. 29, 2020, which is a Continuation of U.S. patent application Ser. No. 16/515,981, filed Jul. 18, 2019, now U.S. Pat. No. 10,741,419, issued Aug. 11, 2020, which is a Continuation of U.S. patent application Ser. No. 15/899,222, filed Feb. 19, 2018, now U.S. Pat. No. 10,403,512 issued Sep. 3, 2019, which is a Divisional of U.S. patent application Ser. No. 14/576,166, filed on Dec. 18, 2014, now U.S. Pat. No. 9,899,238, issued Feb. 20, 2018, the entire contents of which are hereby incorporated by reference herein
Embodiments generally relate to semiconductor devices. More specifically, embodiments relate to methods and apparatuses for packaging semiconductor dies.
Tape ball grid array (BGA) or quad-flat no lead (QFN) packages with wirebonds are the dominant solution for producing low-cost electronic packages.
However, the use of wirebond packages has significant drawbacks. For example, connecting wires to a top surface of the device die 130 results in a package thickness that is greater than electronic packages that utilize alternative interconnect techniques such as flip-chip or controlled collapsed chip connection (C4) techniques. Additionally, device dies that are packaged with wirebonding require additional processing operations to form the wirebond pads 146.
Despite the limitations associated with wirebonding, device packages formed on thin and flexible substrates have not been able to utilize flip-chip bonding for multiple reasons. First, special substrate handling systems would be required to process the tape substrate because the tape substrate is thin and flexible. The additional equipment and processing operations needed to accommodate the substrate results in an increase in the overall cost of the package. Additionally, flip-chip bonding may include a mass reflow operation. The increase in temperature during the mass reflow causes the tape substrate to permanently deform. Additionally, it may not be economically feasible to substitute thermal compression bonding (TCB) for the mass reflow process due to the high cost of TCB. Therefore, flip chip bonding that utilizes TCB instead of a mass reflow may not be an economically viable process for producing low-cost electronic packages on tape substrates.
Embodiments of the invention provide apparatuses with improved warpage control for device packages and methods of forming such devices. In the following description, numerous specific details are set forth, such as specific materials and processing operations, in order to provide a thorough understanding of embodiments of the present invention. It will be apparent to one skilled in the art that embodiments of the present invention may be practiced without these specific details. In other instances, well-known features, such as the integrated circuitry of semiconductive dies, are not described in detail in order to not unnecessarily obscure embodiments of the present invention. Furthermore, it is to be understood that the various embodiments shown in the Figures are illustrative representations and are not necessarily drawn to scale.
Embodiments of the invention include a device package having a device die that is coupled to a thin substrate by a flip-chip ball grid array (FCBGA) bonding process. The use of FCBGA processing typically includes the use of a mass reflow operation in order to reflow solder bumps. As described above, thin polymer substrates, such as tape substrates, are susceptible to deformation in the presence of the heat required for mass reflow of solder bumps. Accordingly, embodiments of the invention include the formation of a reinforcement layer over the tape substrate prior to the mass reflow operation. The reinforcement layer increases the stiffness of the substrate and reduces the warpage of the tape substrate that is caused by the reflowing process. Furthermore, embodiments of the invention reduce the difficulty of handling a thin and flexible substrate because the reinforcement layer provides rigidity to the otherwise flexible substrate. A stiffer substrate allows for the substrate to be handled and processed without specialized substrate handling equipment that is typically needed for such thin and flexible substrates. Accordingly, processing equipment used in FCBGA packages formed on thick and rigid multi-layered substrates can be used for the fabrication of flexible tape FCBGA packages as well.
Referring now to
One or more conductive through vias 226 may be formed through the tape substrate 210. The conductive through vias 226 provide electrical connections between a first side 261 and a second side 262 of the tape substrate 210. In an embodiment, the conductive through vias 226 may be filled with a solder material. Additional embodiments include a conductive through via 226 that is a plated through hole, such as a copper plated through hole. The through vias 226 may provide an electrical connection to second level interconnect (SLI) solder balls 238 formed on the second side 262 of the tape substrate 210. The solder balls 238 may be any solder typically used for solder bonding in electrical device packages, such as, for example, lead-tin solders or lead free solders.
As illustrated, conductive traces 224 may be formed over the first side 261 of the tape substrate 210. According to an embodiment, the conductive traces 224 may be a metallic material, such as copper or the like. The conductive traces 224 provide electrical paths from reflown solder bumps 234 to a through via 226. As such, integrated circuitry in the device die 230 (not show) may be electrically coupled to the second side 262 of the tape substrate 210. In an embodiment, the reflown solder bumps 234 may be controlled collapse chip connection (C4) bumps. In an embodiment, a solder resist layer 212 may be formed over portions of the first side 261 of the tape substrate 210 and over portions of the conductive traces 224. By way of example, the solder resist layer 212 may be any solder resist material known in the art, such as, for example, a polymeric material or an epoxy material. Solder resist openings 228 may be patterned into the solder resist layer 212 to expose portions of the conductive traces 224 where solder bumps 234 are positioned.
According to an embodiment, each of the reflown solder bumps 234 may be electrically coupled to the device die 230 by a pillar 232. Each pillar 232 may provide an electrical connection to integrated circuitry (not shown) that is formed on or in the device die 230. In an embodiment, the pillars are a metallic material, such as, for example, copper, gold, aluminum, or alloys thereof. Additional embodiments include pillars that include a stack of one or more layers. For example, the pillars 232 may include barrier layers, organic surface protection (OSP) layers, metallic layers, or any combination thereof.
The use of pillars 232 in a flip chip package provides additional benefits compared to a package that only utilizes solder bumps 234. For example, the pillars 232 allow for an increased stand-off height. Also, the pillars 232 allow for a decrease in the pitch between the connections. While device package 200 illustrated in
According to an embodiment, an underfill material 236 may be deposited below the device die 230 and between the reflown solder bumps 234 and pillars 232. In an embodiment, the underfill material 236 may be an epoxy underfill material. The epoxy underfill material 236 may include particulate reinforcements in certain embodiments. For example, the underfill material 236 may include filler particles made of silicon, glass, or the like. By way of example, the underfill material 236 may have a viscosity that allows for the underfill material to be dispensed with a capillary underfill process. Additional embodiments may include an underfill material 236 that has a viscosity suitable for use with a no-flow underfill process. Typically, underfill material that is used in a no-flow underfill process has a higher viscosity than underfill material that is used in a capillary underfill process. By way of example, the underfill material may have a viscosity between approximately 5.0 and 100 Pa·s. In an embodiment, the underfill material 236 may cover a portion of the edges 223 of the device die 230. As illustrated, underfill material 236 is not formed above the top surface of the device die 230, but embodiments are not limited to such configurations. For example, the underfill material 236 may be deposited to a thickness that allows for the underfill material 236 to be formed on the top surface of the device die 230.
Embodiments of the invention include a reinforcement layer 220 that is formed over a surface of the tape substrate 210. In the particular embodiment illustrated in
As more of the surface area of the tape substrate 210 is covered by the reinforcement layer 220, the stiffness of the tape substrate 210 increases and therefore, reduces the warpage. According to an embodiment, the size of the gap G is minimized in order to provide increased stiffness to the tape substrate 210. For example, the minimum size of the gap G may be dependent on the capillary underfill process. For example, underfill material that has a higher viscosity would require a larger gap size G compared to an underfill material that has a lower viscosity. By way of example, the gap G may be less than approximately 0.5 mm. Additional embodiments may include a gap G that is between approximately 0.5 mm and 4.0 mm.
In an embodiment, the device die 230 may be mounted off-center from the opening 229. As such, the gaps between the sidewalls 225 of the opening and the edges 223 of the device die may not be equal. For example, a gap G1 on one of the sides of the device die 230 may be larger or smaller than a gap G2 on the opposite side of the device die 230. Such an embodiment is illustrated in
Returning to
The CTE of the reinforcement layer 220 may be modulated by increasing or decreasing the amount of filler material that is included in the epoxy used for the reinforcement layer 220. By way of example, the filler material may be silicon particles, glass particles, or the like. Matching the CTE values of the reinforcement layer 220 and the tape substrate 210 allows form improved control of the warpage of the die substrate 220 during the reflow processing used to attach the device die 230 to the tape substrate 210. For example, since the reinforcement layer 220 may be formed from a material that has substantially the same CTE as the tape substrate 210, there is no buckling in the tape substrate 210 that would otherwise result from different rates of expansion between the reinforcement layer 320 and the tape substrate 310.
The reinforcement layer 220 may be formed to a thickness TR that provides the desired stiffness to the tape substrate 210. As the thickness TR increases, the stiffness of the device package 200 becomes closer to the stiffness of the reinforcement layer 230. By way of example, the thickness TR of the reinforcement layer 220 may be chosen such that a top surface of the reinforcement layer 220 is formed above the top surface of the device die 230, as shown in
According to an additional embodiment, the reinforcement layer 220 may be attached to the tape substrate 210 with an adhesive layer 221, as shown in the cross-sectional illustration of a FCBGA device package 202 in
The use of an adhesive layer 221 allows for materials that are not compatible with injection molding processes to be utilized for the reinforcement layer 220. For example, metallic materials may also be used for the reinforcement layer 220 when an adhesive layer 221 is used. By way of example, the reinforcement layer may be steel, stainless steel, aluminum, or the like. According to an additional embodiment, the reinforcement layer 220 may also be a non-metallic material. By way of example, the reinforcement layer 220 may also be a polymeric material, glass-reinforced epoxy laminate (e.g., FR4), Ajinomoto build-up films (ABF), ceramics, or the like.
The use of metallic materials for the reinforcement layer 220 are advantageous because the stiffness of such metallic materials is generally greater than the stiffness of molded materials, such as polymers and epoxies. As such, the thickness TR of the reinforcement layer 220 may be reduced compared to the thickness TR that would be needed to provide an equivalently stiff device package when a molded polymeric or epoxy material is used for the reinforcement layer 220. Accordingly, the overall package thickness may be reduced when the reinforcement layer 220 is adhered to the tape substrate 210 as opposed to molded to the tape substrate 210. Aside from the inclusion of the adhesive layer 221, device package 202 may be substantially similar to device package 200 illustrated in
Embodiments of the invention are able to perform flip-chip bonding on a thin substrate, such as a tape substrate, because a reinforcement layer is formed prior to the bonding process. Forming the reinforcement layer prior to bonding allows for the stiffness of the reinforcement layer to prevent warpage of the tape substrate 210. Further, the inclusion of a reinforcement layer prior to bonding allows for standard flip-chip processing equipment to be used, since the stiffness of the tape substrate is made closer to that of build-up substrates typically used for flip-chip bonding.
Referring now to
One or more conductive through vias 326 may be formed through the tape substrate 310. The conductive through vias 326 provide electrical connections between a first side 361 and a second side 362 of the tape substrate 310. In an embodiment, the conductive vias may be patterned through the tape substrate 310 with a laser ablation process. In an embodiment, the through vias 326 may be plated with a conductive material, such as copper. The through vias 326 may provide an electrical connection to second level interconnect (SLI) solder balls 338 formed on the second side 362 of the tape substrate 310 in a subsequent processing operation described with respect to
As illustrated, conductive traces 324 may be formed over the first side 361 of the tape substrate 310. According to an embodiment, the conductive traces 324 may be a metallic material, such as copper or the like. In an embodiment, the conductive traces may be formed by etching away portions of a conductive layer laminated over the tape substrate 310. In an embodiment, a solder resist layer 312 may be formed over portions of the first side 361 of the tape substrate 310 and over portions of the conductive traces 324. By way of example, the solder resist layer 312 may be any solder resist layer known in the art, such as, for example, a polymeric material or an epoxy material. In an embodiment, the solder resist layer 312 is deposited with a screen printing process. Solder resist openings 328 may be patterned into the solder resist layer 312 to expose portions of the conductive traces 324. As illustrated, the solder resist openings 328 may be grouped together to form a plurality of C4 regions 327. Each of the C4 regions may be locations where a device die will be mounted with a flip-chop bonding process, described in greater detail below.
Referring now to
Referring now to
According to an embodiment, the mold 350 may include a compliant layer 354 formed over a surface of the mold 350 that faces the first surface 361 of the tape substrate 310. The compliant layer 354 improves the seal for the mold and prevents the molding material from leaking into the C4 regions 327. By way of example, the compliant layer 354 may be a polymeric material or a rubber material. In an embodiment, a fluorinated polymeric material may be used for the compliant layer 354. In an embodiment, the compliant layer may be compliant enough to fill the SROs 328. According to the embodiment illustrated in
After the mold 350 has been aligned and is secured to the tape substrate 310, a molding material may be injected into the mold 350 to form the reinforcement layer 320, as shown in
Referring now to
According to an additional embodiment, the reinforcement layer 320 may be adhered to the tape substrate 310 instead of being molded onto the substrate. In such embodiments an adhesive layer may be formed on a bottom surface of the reinforcement layer 320 prior to aligning and attaching the reinforcement layer 320 to the tape substrate 310. Alternatively, the adhesive layer may be applied over portions of the tape substrate 310. By way of example, the adhesive may be an epoxy, a polyester, or an acrylic material. Such an embodiment would then follow substantially similar processing operations described below with respect to
Referring now to
In an embodiment, the pillars are a metallic material, such as, for example, copper, gold, aluminum, or alloys thereof. Additional embodiments include pillars that include a stack of one or more layers. For example, the pillars 232 may include barrier layers, OSP layers, metallic layers, or any combination thereof. In an embodiment, a solder bump 334, such as a C4 bump, is formed on each of the pillars 332 prior to the device die 330 being placed on the tape substrate 310. In an additional embodiment, the solder bumps 334 may each be formed over a SRO 328 prior to placing the device die 330 onto the tape substrate 310.
Referring now to
After the solder bumps 334 have been reflown, embodiments of the invention may include dispensing an underfill material 336 around the reflown solder bumps and interconnects.
According to an additional embodiment, the underfill material 336 may be a no-flow underfill material. When a no-flow underfill material is used, the underfill material may be dispensed over the C4 regions 327 prior to placing the device die 330 onto the tape substrate 310. In an embodiment that utilizes a no-flow underfill material, the device die 330 may then be bonded to the tape substrate with a thermal compression bonding (TCB) process.
Referring now to
Referring now to
Embodiments of the invention may also include device packages that have a second die mounted above the device die, and methods of making such device packages. For example, the second die may be a memory die that is electrically coupled to the integrated circuitry of the device die by local memory interconnects (LMI) pads formed over a top surface of the device die and through silicon vias (TSVs) formed through the device die. In an embodiment, the second die may be larger than the device die. As such, a portion of the second die may extend beyond the outer edges of the device die. Typically, in packages that include a larger second die mounted over a smaller device die, a mold layer needs to be formed around the device die in order to support the entire second die. These mold layers are generally formed with an exposed die molding process after the device die has been mounted to the substrate. However, the use of an exposed die molding process causes additional problems that may reduce product yield.
One such issue is that the mold used in an exposed die molding process may cause too much compressive pressure on the LMI pads that are formed over the surface of the first device die, even when a conformal layer is formed over the surface of the mold that contacts the device die. For example, the mold may apply a pressure between approximately 10 MPa and 100 MPa on the LMI pads. Such high pressures may cause the LMI pads to mechanically fracture. Additionally, the pressure from the mold may cause conductive traces and conformal dielectric material formed over the conductive traces to fracture as well.
Additionally, when the conformal layer contacts the LMI pads, electrostatic discharge (ESD) damage may damage the transistors of the device die. In some packages, the LMI pads may be electrically coupled directly to the integrated circuitry of the first device die by one or more TSVs. In such embodiments, any charge build-up on the conformal layer may be discharged directly to the circuitry in the device die and cause permanent damage to the device die.
Furthermore, the exposed die molding process may not be a perfectly clean process. For example, some molding material may be left over the top surface of the first device die and portions of the LMI pads. When molding material is present over the LMI pads, it may decrease the effectiveness of the bonding process used to connect the second die to the device die. For example, when the second die is bonded with a TCB process, the mold residue over the LMI pads may prevent electrical contact between the first device die and the second die.
Therefore, embodiments of the present invention are beneficial because the reinforcement layer 620 used to support the second die 631 is formed before the device die 630 is mounted to the substrate. Accordingly, the need for an exposed die molding process that would otherwise damage the LMI pads, cause ESD damage, or reduce the effectiveness of the bonding process, is eliminated. A process for forming such a package in accordance with embodiments of the invention is illustrated in
Referring now to
While the processing used to form the package illustrated in
Additionally, substrate 610 in
Referring now to
In an embodiment, the second die 631 may have a width that is larger than the width of the first device die 630. In an embodiment, the width of the second die 631 is greater than the width of the opening 629. According to such embodiments, when the second die 631 is mounted over the first device die 630, portions of the second die 631 may extend over the top surface of the reinforcement layer 620. As such, the second die 631 may be supported along substantially all of its width. In an embodiment, a flux material 637 may also be used during the mounting of the second die 631. By way of example, the flux material 637 may be an epoxy-based flux. The flux material 637 may also be disposed along the entire width of the second die 631 in order to fill spaces between the second die 631 and the materials below the second die 631, such as the device die 630, the underfill layer 636 and/or the reinforcement layer 620. Accordingly, embodiments of the invention allow for the entire width of the second die 631 to be supported.
According to an embodiment, processing of the package illustrated in
Therefore, embodiments of the invention are able electrically and mechanically couple a second die 631 to a device die 630 without experiencing the detrimental issues described above. For example, the LMI pads 655 are not exposed to high pressures during the formation of the reinforcement layer 620 that is used to support the extended width of the second die 631, because the reinforcement layer 620 is formed on the substrate 610 before the device die 630 is mounted to the substrate. Additionally, since the LMI pads 655 are not contacted with the mold, ESD damage will not occur in the device die 630. Furthermore, there is no risk that molding material residue will form over the LMI pads 655, and therefore, the bonding process is made easier and more reliable.
Depending on its applications, computing device 500 may include other components that may or may not be physically and electrically coupled to the board 502. These other components include, but are not limited to, volatile memory (e.g., DRAM), non-volatile memory (e.g., ROM), flash memory, a graphics processor, a digital signal processor, a crypto processor, a chipset, an antenna, a display, a touchscreen display, a touchscreen controller, a battery, an audio codec, a video codec, a power amplifier, a global positioning system (GPS) device, a compass, an accelerometer, a gyroscope, a microelectromechanical system (MEMS), a speaker, a camera, and a mass storage device (such as hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth).
The communication chip 506 enables wireless communications for the transfer of data to and from the computing device 500. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. The communication chip 506 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. The computing device 500 may include a plurality of communication chips 506. For instance, a first communication chip 506 may be dedicated to shorter range wireless communications such as Wi-Fi and Bluetooth and a second communication chip 506 may be dedicated to longer range wireless communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.
The processor 504 of the computing device 500 includes an integrated circuit die packaged within the processor 504. In some embodiments, the integrated circuit die of the processor is packaged in a device package having a tape substrate and a reinforcement layer over the tape substrate and surrounding the device die, in accordance with an embodiment of the invention. The term “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
The communication chip 506 also includes an integrated circuit die packaged within the communication chip 506. In accordance with another embodiment, the integrated circuit die of the communication chip is packaged in a device package having a tape substrate and a reinforcement layer over the tape substrate and surrounding the device die, according to an embodiment of the invention.
In further implementations, another component housed within the computing device 500 may contain an integrated circuit die that includes one or more devices, such as devices that are packaged in a device package having a tape substrate and a reinforcement layer over the tape substrate and surrounding the device die, in accordance with an embodiment of the invention.
In various implementations, the computing device 500 may be a laptop, a netbook, a notebook, an ultrabook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, the computing device 500 may be any other electronic device that processes data.
An embodiment of the invention may include a method for forming a device package comprising, forming a reinforcement layer over a substrate, wherein one or more openings are formed through the reinforcement layer, placing a device die into one of the openings, bonding the device die to the substrate by reflowing one or more solder bumps positioned between the device die and the substrate. An additional embodiment may include forming a device package, wherein forming the reinforcement layer comprises, placing a mold over the surface of the substrate, injecting a molding material into the mold, and removing the mold from the substrate. An additional embodiment may include forming a device package, wherein the mold comprises one or more recesses and a compliant liner. An additional embodiment may include forming a device package, wherein the molding material is injected into the mold with an injection molding process. An additional embodiment may include forming a device package, wherein the injection molding process is a vacuum assisted injection molding process. An additional embodiment may include forming a device package, wherein the molding material is an epoxy. An additional embodiment may include forming a device package, wherein the epoxy comprises reinforcement particles. An additional embodiment may include forming a device package, wherein forming the reinforcement layer comprises, applying an adhesive layer to a surface of the reinforcement layer, placing the reinforcement layer over the substrate, wherein the adhesive layer mechanically couples the reinforcement layer to the substrate. An additional embodiment may include forming a device package, wherein the reinforcement layer is steel, stainless steel, or aluminum. An additional embodiment may include forming a device package, wherein the one or more solder bumps are formed on the device die prior to the device die being placed into the opening. An additional embodiment may include forming a device package, wherein each of the one or more solder bumps are formed on separate metallic pillars that are electrically coupled to integrated circuitry of the device die. An additional embodiment may include forming a device package, wherein a first gap between a first edge of the device die and a first sidewall of the opening is larger than a second gap between a second edge of the device die and a second sidewall of the opening. An additional embodiment may include forming a device package, further comprising, electrically and mechanically coupling a second die to a top surface of the device die, wherein a width of the second die is wider than a width of the opening, and wherein a portion of the second die is supported by the reinforcement layer. An additional embodiment may include forming a device package, wherein the second die is a memory die that is electrically coupled to integrated circuitry of the device die by one or more through vias formed in the device die, one or more conductive traces formed over a surface of the device die, and one or more local memory interconnects formed over a surface of the device die. An additional embodiment may include forming a device package, wherein a thickness of the substrate is less than approximately 100 μm.
An embodiment of the invention may include a device package comprising, a substrate having one or more conductive traces formed over a first surface of the substrate, one or more conductive through vias formed from the first surface of the substrate to a second surface of the substrate that is opposite from the first surface of the substrate, wherein one or more of the conductive vias are electrically coupled to a conductive trace, a reinforcement layer formed over the substrate, wherein the reinforcement layer has one or more openings that expose portions of the conductive traces, and a device die electrically coupled to the one or more conductive traces by one or more solder bumps. An additional embodiment may include a device package, wherein the reinforcement layer is an epoxy material. An additional embodiment may include a device package, wherein the reinforcement layer is coupled to the substrate by an adhesive layer. An additional embodiment may include a device package, wherein the reinforcement layer is steel, stainless steel, or aluminum. An additional embodiment may include a device package, further comprising, a solder resist layer formed over portions of the substrate and over portions of the conductive traces, and one or more solder resist openings formed through portions of the solder resist layer exposed by the opening in the reinforcement layer. An additional embodiment may include a device package, wherein a first gap between a first edge of the device die and a first sidewall of the opening is larger than a second gap between a second edge of the device die and a second sidewall of the opening. An additional embodiment may include a device package, further comprising, a second die mechanically and electrically coupled to a top surface of the device die, wherein a width of the second die is wider than a width of the opening, and wherein a portion of the second die is supported by the reinforcement layer.
An embodiment of the invention may include a device package comprising, a substrate having one or more conductive traces formed over a first surface of the substrate, wherein a thickness of the substrate is less than 100 μm, one or more conductive through vias formed from the first surface of the substrate to a second surface of the substrate that is opposite from the first surface of the substrate, wherein each of the one or more conductive vias are electrically coupled to a conductive trace, a reinforcement layer formed over the substrate, wherein the reinforcement layer has one or more openings that expose portions of the conductive traces, a device die electrically coupled to the one or more conductive traces by one or more solder bumps, an underfill material disposed between the device die and the substrate and around the one or more solder bumps, a second die mechanically and electrically coupled to a top surface of the device die, wherein a width of the second die is wider than a width of the opening, and wherein a portion of the second die is supported by the reinforcement layer, and one or more second level interconnects formed on the second side of the substrate. An additional embodiment may include a device package, further comprising, an adhesive layer formed between the reinforcement layer and the substrate, wherein the reinforcement layer is steel, stainless steel, or aluminum. An additional embodiment may include a device package, wherein a first gap between a first edge of the device die and a first sidewall of the opening is larger than a second gap between a second edge of the device die and a second sidewall of the opening.
Tomita, Yoshihiro, Mallik, Debendra, Karhade, Omkar G., Deshpande, Nitin A., Ziadeh, Bassam M.
Patent | Priority | Assignee | Title |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 07 2022 | Intel Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 07 2022 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Sep 19 2026 | 4 years fee payment window open |
Mar 19 2027 | 6 months grace period start (w surcharge) |
Sep 19 2027 | patent expiry (for year 4) |
Sep 19 2029 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 19 2030 | 8 years fee payment window open |
Mar 19 2031 | 6 months grace period start (w surcharge) |
Sep 19 2031 | patent expiry (for year 8) |
Sep 19 2033 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 19 2034 | 12 years fee payment window open |
Mar 19 2035 | 6 months grace period start (w surcharge) |
Sep 19 2035 | patent expiry (for year 12) |
Sep 19 2037 | 2 years to revive unintentionally abandoned end. (for year 12) |