A reticle in an apparatus for extreme ultraviolet (EUV) exposure includes a substrate having an image area and a black border area surrounding the image area, a multi-layer structure on the image area and the black border area of the substrate, the multi-layer structure to reflect EUV light, a capping layer covering the multi-layer structure, first absorber layer patterns on the capping layer in the image area and the black border area, and an absorber structure on the capping layer in the black border area, the absorber structure including one of the first absorber layer patterns, a hard mask pattern, and a second absorber layer pattern sequentially stacked, the absorber structure covering an entire upper surface of the capping layer in the black border area.
|
1. A reticle in an apparatus for extreme ultraviolet (EUV) exposure, the reticle comprising:
a substrate including an image area and a black border area surrounding the image area;
a multi-layer structure on the image area and the black border area of the substrate, the multi-layer structure to reflect EUV light;
a capping layer covering the multi-layer structure;
first absorber layer patterns on the capping layer in the image area and the black border area; and
an absorber structure on the capping layer in the black border area, the absorber structure including one of the first absorber layer patterns, a hard mask pattern, and a second absorber layer pattern sequentially stacked, the absorber structure covering an entire upper surface of the capping layer in the black border area.
13. A reticle in an apparatus for extreme ultraviolet (EUV) exposure, the reticle comprising:
a substrate including an image area, a black border area surrounding the image area, and an edge area surrounding an outside of the black border area;
a multi-layer structure on the image area, the black border area, and the edge area of the substrate, the multi-layer structure to reflect EUV light;
a capping layer covering the multi-layer structure;
first absorber layer patterns on the capping layer in the image area, the black border area, and the edge area; and
an absorber structure on the capping layer in the black border area, the absorber layer structure including one of the first absorber layer patterns, a hard mask pattern, and a second absorber layer pattern sequentially stacked, an optical density of the absorber structure for EUV light being higher than 2.8, and the absorber structure covering an entire upper surface of the capping layer in the black border area.
18. A reticle in an apparatus for extreme ultraviolet (EUV) exposure, the reticle comprising:
a substrate including an image area, a black border area surrounding the image area, and an edge area surrounding an outside of the black border area;
a multi-layer structure on the image area, the black border area, and the edge area of the substrate, the multi-layer structure to reflect EUV light;
a capping layer covering the multi-layer structure;
main patterns on the capping layer in the image area, each of the main patterns including a stack of a first absorber layer pattern and an anti-reflection coating layer pattern;
a stacked structure on the capping layer in the edge area, the stacked structure including the stack of the first absorber layer pattern and the anti-reflection coating layer pattern; and
an absorber structure on the capping layer in the black border area, the absorber layer structure including a stack of the first absorber layer pattern, the anti-reflective coating layer pattern, a hard mask pattern, and a second absorber layer pattern sequentially stacked, a thickness of the hard mask pattern being less than that of the first absorber layer pattern, and the absorber structure covering an entire upper surface of the capping layer in the black border area.
2. The reticle as claimed in
3. The reticle as claimed in
4. The reticle as claimed in
5. The reticle as claimed in
6. The reticle as claimed in
7. The reticle as claimed in
8. The reticle as claimed in
9. The reticle as claimed in
10. The reticle as claimed in
11. The reticle as claimed in
12. The reticle as claimed in
an edge area surrounding an outside of the black border area; and
a stack including a portion of the multi-layer structure, a portion of the capping layer, and one of the first absorber layer patterns on the edge area of the substrate.
14. The reticle as claimed in
15. The reticle as claimed in
16. The reticle as claimed in
17. The reticle as claimed in
19. The reticle as claimed in
20. The reticle as claimed in
|
Korean Patent Application No. 10-2020-0074084, filed on Jun. 18, 2020, in the Korean Intellectual Property Office, and entitled: “Reticle in an Apparatus for Extreme Ultraviolet Exposure,” is incorporated by reference herein in its entirety.
Example embodiments relate to a reticle in an apparatus for exposure. More particularly, example embodiments relate to a reticle in an apparatus for extreme ultraviolet (EUV) exposure.
A reticle used in an EUV exposure process may include an image area and a black border area adjacent to the image area and surrounding the image area. The EUV light may be blocked in the black border area.
According to example embodiments, there is provided a reticle in an apparatus for EUV exposure that may include a substrate, a multi-layer structure, a capping layer, a plurality of first absorber layer patterns and an absorber layer structure. The substrate may include an image area and a black border area surrounding the image area. The multi-layer structure for reflecting EUV light may be formed on the image area and the black border area of the substrate. The capping layer may cover the multi-layer structure. The first absorber layer patterns may be formed on the capping layer in the image area. The absorber layer structure may be formed on the capping layer in the black border area. The absorber layer structure may include the first absorber layer pattern, a hard mask pattern, and a second absorber layer pattern sequentially stacked. The absorber layer structure may cover an entire upper surface of the capping layer in the black border area.
According to example embodiments, there is provided a reticle in an apparatus for EUV exposure that may include a substrate, a multi-layer structure, a capping layer, a plurality of first absorber layer patterns and an absorber layer structure. The substrate may include an image area, a black border area surrounding the image area, and an edge area surrounding an outside of the black border area. The multi-layer structure for reflecting EUV light may be formed on the image area, the black border area, and the edge area of the substrate. The capping layer may cover the multi-layer structure. The first absorber layer patterns may be formed on the capping layer in the image area. The first absorber layer patterns may be formed on the capping layer in the edge area. The absorber layer structure may be formed on the capping layer in the black border area. The absorber layer structure may include the first absorber layer pattern, a hard mask pattern, and a second absorber layer pattern sequentially stacked. An optical density of the absorber layer structure for EUV light may be higher than 2.8. The absorber layer structure may cover an entire upper surface of the capping layer in the black border area.
According to example embodiments, there is provided a reticle in an apparatus for EUV exposure that may include a substrate, a multi-layer structure, a capping layer, main patterns, a stacked structure, an absorber layer structure. The substrate may include an image area, a black border area surrounding the image area, and an edge area surrounding an outside of the black border area. The multi-layer structure for reflecting EUV light may be formed on the image area, the black border area, and the edge area of the substrate. The capping layer may cover the multi-layer structure. The main patterns may be formed on the capping layer in the image area. Each of the main patterns may include a first absorber layer pattern and an anti-reflection coating layer pattern stacked. A stacked structure may be formed on the capping layer in the edge area. The stacked structure may include the first absorber layer pattern and the anti-reflective coating layer pattern stacked. An absorber layer structure may be formed on the capping layer in the black border area. The absorber layer structure may include the first absorber layer pattern, the anti-reflective coating layer pattern, a hard mask pattern, and a second absorber layer pattern sequentially stacked. A thickness of the hard mask pattern may be less than that of the first absorber layer pattern. The absorber layer may cover an entire upper surface of the capping layer in the black border area.
Features will become apparent to those of skill in the art by describing in detail exemplary embodiments with reference to the attached drawings, in which:
Referring to
In detail, the light source 20 may generate the EUV light having a wavelength between about 1 nm and about 100 nm. Particularly, the light source 20 may generate the EUV light having a wavelength of about 13.5 nm. The EUV light may be generated by, e.g., a plasma source, a laser induction source, an electric discharge gas plasma source, or the like.
The illumination system 30 may include optical members for guiding the EUV light from the light source 20 to the reticle 40. For example, the illumination system 30 may include a mirror system, or the like.
Patterned light for illuminating onto the photoresist layer on the target substrate 60 may be formed through the reticle 40. The reticle 40 may be loaded on an electrostatic chuck, and thus the reticle 40 may be fixed on the electrostatic chuck. The reflection optic system 50 may guide light reflected from the reticle 40 onto the target substrate 60.
Hereinafter, the reticle 40, i.e., an exposure mask, included in the apparatus for the EUV exposure 10 is mainly described. The reticle 40 may be used interchangeably with an exposure mask hereinafter.
Referring to
The substrate 100 may include an image area A, a black border area B, and an edge area C. The image area A may be an area in which main patterns 120 for forming circuit patterns of a semiconductor chip are formed. The black border area B may be adjacent to the image area A, and may surround, e.g., an entire perimeter of, the image area A. The edge area C may surround, e.g., an entire perimeter of, an outside of the black border area B.
In general, circuit patterns of a semiconductor chip may not be formed by, e.g., adjacent to, the black border area B. That is, as the black border area B is adjacent to the image area A, the black border area B may affect an imaging of an edge region of the semiconductor chip or an imaging of a neighboring semiconductor chip in the image area A. In contrast, according to embodiments, the black border area B may be completely blocked, so that the EUV light may not be transmitted therethrough, e.g., to an edge of the image area A. In example embodiments, the black border area B may be an area within about 1.5 mm to about 5 mm from an edge of the image area A.
A multi-layer structure 102 may be formed on the substrate 100, i.e., on the image area A, the black border area B, and the edge area C. The multi-layer structure 102 may serve as a reflective layer for reflecting of the EUV light. The multi-layer structure 102 may include a plurality of layers 102a and 102b alternately stacked. For example, the multi-layer structure 102 may include a structure in which molybdenum (MO) layers 102b and silicon (Si) layers 102a are alternately stacked. In another example, the multi-layer structure 102 may include a structure in which molybdenum and beryllium (Mo/Be) layers are alternately stacked.
In the multi-layer structure 102, layers having different refractive indices may be alternately stacked to have a predetermined thickness, so that the EUV light may be reflected by a constructive interference due to a phase match of the light and a sum of intensity of the light. A thickness of each of the layers included in the multi-layer structure 102 may be, e.g., about 2 nm to about 7 nm. In the multi-layer structure 102, one set consisting of the alternately stacked layers (e.g. Mo/Si or Mo/Be) may be stacked in about 20 layers to about 100 layers. A total thickness of the multi-layer structure 102 may be about 200 nm to about 400 nm. For example, the total thickness of the multi-layer structure 102 may be about 250 nm to about 300 nm.
In example embodiments, the multi-layer structure 102 may cover an entire upper surface of the substrate 100, except for an outermost portion of the edge area C. That is, the multi-layer structure 102 may cover the upper surface of the substrate 100 including the, e.g., entire, image area A, the, e.g., entire, black border area B, and, e.g., a portion of, the edge area C adjacent to the black border area B.
A capping layer 104 may be formed on the multi-layer structure 102. The capping layer 104 may protect the multi-layer structure 102. For example, the capping layer 104 may prevent oxidation of the multi-layer structure 102.
In example embodiments, the capping layer 104 may include, e.g., ruthenium (Ru). In some example embodiments, the capping layer 104 may include a material including ruthenium and silicon. In example embodiments, the capping layer 104 may have a thickness of about 1 nm to about 10 nm, e.g., about 3 nm to about 4 nm.
The main patterns 120, in which a first absorber layer pattern 106a and an anti-reflection coating (ARC) layer pattern 108a are stacked, may be formed on the capping layer 104 in the image area A. The first absorber layer pattern 106a and the ARC layer pattern 108a may be stacked on the capping layer 104 in the edge area C. A hard mask pattern 110a may not be formed on the ARC layer pattern 108a in the image area A and the edge area C.
An absorber layer structure, in which the first absorber layer pattern 106a, the ARC layer pattern 108a, the hard mask pattern 110a, and a second absorber layer pattern 116a are sequentially stacked, may be formed on the capping layer 104 in the black border area B. For example, the absorber layer structure may completely cover an upper surface of the capping layer 104 in the black border area B.
In detail, the first absorber layer pattern 106a in the image area A may serve for imaging of the circuit pattern. The EUV light may be absorbed at the first absorber layer patterns 106a, and the EUV light may be transmitted at a portion between the first absorber layer patterns 106a in the image area A. For example, as illustrated in
The first absorber layer pattern 106a may have a thickness for imaging the circuit pattern. In example embodiments, the first absorber layer pattern 106a may have a thickness of about 20 nm to about 60 nm, e.g., about 50 nm to about 60 nm. When the thickness of the first absorber layer pattern 106a is less than 20 nm or greater than 60 nm, the imaging of the circuit pattern may be difficult. The thickness of the first absorber layer pattern 106a may be greater than the thickness of the capping layer 104 e.g., along the vertical.
The first absorber layer pattern 106a may include a single layer or a plurality of layers. In example embodiments, the first absorber layer pattern 106a may include nickel, nickel alloy, tantalum, tantalum alloy, platinum, or platinum alloy. For example, the first absorber layer pattern 106a may include TaN or TaBN. In some example embodiments, the first absorber layer pattern 106a may include molybdenum, palladium, zirconium, nickel silicide, titanium, titanium nitride, chromium, chromium oxide, aluminum oxide, aluminum-copper alloy, or the like. The first absorber layer pattern 106a may include a binary intensity mask type or an attenuated phase shift mask (PSM) type.
In example embodiments, the ARC layer pattern 108a may include TaO, TaBO, Cr2O3, ITO, SiO2, silicon nitride, TaO, or the like. For example, the ARC layer pattern 108a may include TaBO.
In example embodiments, the ARC layer pattern 108a may directly contact an upper surface of the first absorber layer pattern 106a, and may have a uniform thickness. As the ARC layer pattern 108a is formed, a native oxide layer having irregular thickness may not be formed on the upper surface of the first absorber layer pattern 106a.
The ARC layer pattern 108a may have a thickness less than the thickness of the first absorber layer pattern 106a, e.g., each ARC layer pattern 108a may have a same width as an underlying first absorber layer pattern 106a to completely cover the upper surface of the first absorber layer pattern 106a. In some example embodiments, the ARC layer pattern 108a may not be formed.
The first absorber layer pattern 106a and the ARC layer pattern 108a in the black border area B may completely cover an upper surface of the capping layer 104. For example, referring to
The hard mask pattern 110a may completely cover an upper surface of the ARC layer pattern 108a in the black border area B. For example, as illustrated in
The hard mask pattern 110a may serve as an etching mask for forming the main patterns 120 formed by patterning of the first absorber layer in the image area A. After forming the main patterns 120, the hard mask pattern 110a in the image area A and the edge area C may be removed. Thus, the hard mask pattern 110a may not remain in the image area A and the edge area C.
The hard mask pattern 110a may include a material having a high etch selectivity with respect to the first absorber layer pattern 106a. In example embodiments, the hard mask pattern 110a may include chromium (Cr), chromium nitride (CrN), silicon oxynitride (SiON), silicon nitride (SiN), or the like.
The hard mask pattern 110a may have a thin thickness, e.g., along the vertical direction, so that a first absorber layer may be accurately patterned with high resolution. The thickness of the hard mask pattern 110a may be less than the thickness of the first absorber layer pattern 106a. In example embodiments, the hard mask pattern 110a may have a thickness of about 3 nm to about 20 nm. When a thickness of the hard mask pattern 110a is less than about 3 nm, the hard mask pattern 110a may be mostly consumed during an etching process. When a thickness of the hard mask pattern 110a is greater than 20 nm, an aspect ratio of the hard mask pattern 110a may be increased, and thus the first absorber layer may not be accurately patterned by the hard mask pattern 110a.
A second absorber layer pattern 116a may be formed on the hard mask pattern 110a in the black border area B. The second absorber layer pattern 116a may cover an, e.g., entire, upper surface of the hard mask pattern 110a in the black border area B, and thus, the upper surface of the hard mask pattern 110a may not be exposed. The hard mask pattern 110a and the second absorber layer pattern 116a may not be formed on the image area A and the edge area C.
In example embodiments, an upper surface of the second absorber layer pattern 116a may be substantially flat. That is, the upper surface of the second absorber layer pattern 116a may not have a patterned shape.
The second absorber layer pattern 116a may completely absorb the EUV light in the black border area B. For example, the second absorber layer pattern 116a may include a material having a high absorption coefficient. In example embodiments, the second absorber layer pattern 116a may include nickel, nickel alloy, tantalum, tantalum alloy, platinum or platinum alloy. For example, the second absorber layer pattern 116a may include TaN or TaBN. In some example embodiments, the second absorber layer pattern 116a may include molybdenum, palladium, zirconium, nickel silicide, titanium, titanium nitride, chromium, chromium oxide, aluminum oxide, aluminum-copper alloy, or the like.
The hard mask pattern 110a and the second absorber layer pattern 116a may be formed by a photolithography process, and thus the hard mask pattern 110a and the second absorber layer pattern 116a may be accurately formed at a predetermined position. That is, the hard mask pattern 110a and the second absorber layer pattern 116a may be accurately positioned on only the black border area B among all the areas of the substrate 100. Thus, the EUV light may be effectively absorbed at an entirety of the black border area B including an edge of the black border area B. Accordingly, the black border area B may not include a region in which the EUV light is not effectively absorbed.
The absorber layer structure in the black border area B may cover an entire upper surface of the capping layer 104 in the black border area B. The absorber layer structure may have a high absorption rate of the EUV light. In example embodiments, the absorber structure may have an optical density (OD) defined as −log (reflectivity of the absorber layer structure)/(reflectivity of the multi-layer structure), and is greater than 2.8. That is, the material and the thickness of the second absorber layer pattern 116a may be adjusted so that the absorber structure may have an OD for the EUV light greater than 2.8. The material and the thickness of the second absorber layer pattern 116a may vary depending on the absorption rate of the EUV light of the first absorber layer pattern 106a.
The absorption rate of the EUV light of the absorber layer structure in which the first absorber layer pattern 106a has the attenuated PSM type may be higher than the absorption rate of the EUV light of the absorber layer structure in which the first absorber layer pattern 106a has the binary intensity mask type. Therefore, in the absorber structure, a thickness of the second absorber layer pattern 116a, in a case of the first absorber layer pattern 106a with the attenuated PSM type, may be greater than a thickness of the second absorber layer pattern 116a, in a case of the first absorber layer pattern 106a with the binary intensity mask type.
For example, when the first absorber layer pattern 106a has a binary intensity mask type and the second absorber layer pattern 116a includes TaBN, the thickness of the second absorber layer pattern 116a may be greater than 38 nm. For example, when the first absorber layer pattern 106a has a binary intensity mask type and the second absorber layer pattern 116a includes Ni, the thickness of the second absorber layer pattern 116a may be greater than 16 nm. For example, when the first absorber layer pattern 106a has an attenuating PAM mask type and the second absorber layer pattern 116a includes TaBN, the thickness of the second absorber layer pattern 116a may be greater than 28 nm. For example, when the first absorber layer pattern 106a is of the attenuation PSM mask type and the second absorber layer pattern 116a includes Ni, the thickness of the second absorber layer pattern 116a may be greater than 6 nm.
As described above, as the hard mask pattern 110a and the second absorber layer pattern 116a are further stacked in the black border area B, the EUV light may be effectively absorbed at the black border area B.
A structure including the first absorber layer pattern 106a and the ARC layer pattern 108a may be formed on an upper surface of the capping layer 104 in the edge area C. An alignment key (refer to
The reticle 40 may be loaded into the apparatus for EUV exposure 10, and an EUV exposure process may be performed on the photoresist layer on the target substrate 60, e.g., a semiconductor wafer, using the reticle 40. Thus, photoresist patterns may be formed on the target substrate 60.
When the exposure process is performed using the reticle 40, the EUV light may be completely absorbed in the black border area B, so that the EUV light may not be irradiated to the target substrate 60 from the black border area B. Further, the black border area B may not include any regions in which the EUV light is not effectively absorbed. The hard mask pattern 110a and the second absorber layer pattern 116a may not be formed in the image area A and the edge area C.
Therefore, a target photoresist pattern may be formed on the target substrate 60 by the exposure process using the reticle 40. Particularly, defects of the photoresist pattern may not occur at an edge region of a semiconductor chip.
Referring to
In example embodiments, the multi-layer structure 102 may be formed by alternately stacking molybdenum (MO) layers 102b and silicon (Si) layers 102a. In some example embodiments, the multi-layer structure 102 may be formed by alternately stacking molybdenum (MO) layers and beryllium (Be) layers. In example embodiments, layers included in the multi-layer structure 102 may be formed by, e.g., a physical vapor deposition (PVD) process, a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, or the like.
The capping layer 104 may be formed on an upper surface of the multi-layer structure 102. In example embodiments, the capping layer 104 may be formed by the PVD process, the CVD process, the ALD process, or the like.
A first absorber layer 106 may be formed on the capping layer 104. In example embodiments, the first absorber layer 106 may be formed by the PVD process, the CVD process, the ALD process, or the like.
An ARC layer 108 may be formed on the first absorber layer 106. The ARC layer 108 may be formed by the PVD process, the CVD process, the ALD process, or the like.
Referring to
The hard mask layer 110 may have a suitable thickness so that the first absorber layer 106 may be patterned to have a fine line width. The hard mask layer 110 may have a thickness less than a thickness of the first absorber layer 106. In example embodiments, the hard mask layer 110 may have the thickness of about 3 nm to about 20 nm.
A second absorber layer 112 may be formed on the hard mask layer 110. In example embodiments, the second absorber layer 112 may be formed by the PVD process, the CVD process, the ALD process, or the like. The second absorber layer 112 may serve as a second absorber layer pattern by subsequent patterning processes.
The second absorber layer 112 may be formed to have a thickness greater than a thickness of a second absorber layer pattern subsequently formed. The second absorber layer 112 may be partially etched during subsequent etching processes for patterning the first absorber layer 106. Thus, the thickness of the second absorber layer 112 may be greater than the thickness of the second absorber layer pattern in consideration of the thickness of the second absorber layer 112 to be etched. That is, the thickness of the second absorber layer 112 may be equal to a sum of the thickness of the second absorber layer 112 to be etched in a subsequent etching process and the second absorber layer pattern.
Referring to
Referring to
The etching process may include an anisotropic etching process. Therefore, a sidewall of the preliminary second absorber layer pattern 116 may have a vertical slope from an upper surface of the substrate 100. The second absorber layer 112 may be patterned by a photolithography process, so that the preliminary second absorber layer pattern 116 may be formed to be accurately formed only on the black border area B.
During the etching process, the first photoresist pattern 114 may be mostly removed. After performing the etching process, a remaining first photoresist pattern 114 may be removed by a stripping process.
Referring to
The second photoresist pattern 118 may completely cover the preliminary second absorber layer pattern 116 in the black border area B. The second photoresist pattern 118 may cover the hard mask layer 110 in the edge area C. In addition, the second photoresist pattern 118 may include openings between a plurality of patterns for forming a main pattern on the hard mask layer 110 in the image area A. In example embodiments, an opening between the second photoresist patterns may be further formed in the edge area C adjacent to a boundary between the black border area B and the edge area C.
Referring to
During the etching process, the second photoresist pattern 118 may be mostly removed. After performing the etching process, remaining portions of the second photoresist pattern 118 may be removed by a stripping process.
Referring to
The hard mask pattern 110a may not be formed on the preliminary second absorber layer pattern 116. Therefore, during the etching process, an upper surface of the preliminary second absorber layer pattern 116 may be partially etched. Thus, a thickness of the preliminary second absorber layer pattern 116 may be reduced to form the second absorber layer pattern 116a. The second absorber layer pattern 116a may have a target thickness. An absorber layer structure, in which the first absorber layer pattern 106a, the ARC layer pattern 108a, the hard mask pattern 110a, and the second absorber layer pattern 116a are stacked, may be formed in the black border area B. In example embodiments, the absorber layer structure may have an OD for EUV light greater than 2.8. In this case, the upper surface of the second absorber layer pattern 116a may be substantially flat.
The second absorber layer pattern 116a may be formed only on the black border area B. In addition, the absorber layer structure may cover the entire upper surface of the capping layer 104 of the black border area B.
The upper surface of the hard mask pattern 110a under the second absorber layer pattern 116a may not be exposed. Meanwhile, the hard mask patterns 110a may be exposed at the image area A and the edge area C where the second absorber layer pattern 116a is not formed.
In example embodiments, the first absorber layer 106 in the edge area C adjacent to the boundary between the black border area B and the edge area C may be etched by the etching process. Further, a portion of the first absorber layer 106 in the edge area C may be etched by the etching process to form an alignment key.
Referring to
Thus, the main patterns 120, in which the first absorber layer pattern 106a and the ARC layer pattern 108a are stacked, may be formed on the capping layer 104 in the image area A. the first absorber layer pattern 106a and the ARC layer pattern 108a may be stacked on the capping layer 104 in the edge area C. Further, the alignment key may be formed on the capping layer 104 in the edge area C.
The absorber structure, in which the first absorber layer pattern 106a, the ARC layer pattern 108a, the hard mask pattern 110a, and the second absorber layer pattern 116a are stacked, may be formed on the capping layer 104 in the black border area B. That is, the ARC layer pattern 108a and the hard mask pattern 110a may be interposed between the first absorber layer pattern 106a and the second absorber layer pattern 116a in the vertical direction.
By the above process, the reticle 40 may be manufactured. The reticle 40 may include the main patterns 120 with the first absorber layer patterns 106a in the image area A, and the absorber layer structure with the first absorber layer pattern 106a, the hard mask pattern 110a, and the second absorber layer pattern in the black border area B. Thus, the EUV light reflected from the multi-layer structure 102 may be effectively absorbed in the black border area B by the absorber layer structure. When the EUV exposure process is performed using the reticle 40, patterns may be accurately formed at an edge region of a semiconductor chip.
The reticle shown in
Referring to
In example embodiments, an upper surface of the second absorber layer pattern 116b may include recesses 124 and protrusions 126. That is, the upper surface of the second absorber layer pattern 116b may have a patterned shape. The hard mask pattern 110a may not be exposed by the recesses 124.
The recesses 124 and protrusions 126 included at the upper surface of the second absorber layer pattern 116b may scatter light having a wavelength different from that of the EUV light. Thus, light having a wavelength different from that of the EUV light may not be guided to a target semiconductor wafer. In example embodiments, the recesses 124 and the protrusions 126 may be disposed so as to scatter light having a wavelength of about 150 nm to about 300 nm. For example, a width of each of the recesses 124 and a width of each of the protrusions 126 may be adjusted to scatter the light.
A thickness from bottoms of the recesses 124 to a bottom of the second absorber layer pattern 116b may have a first thickness so as to completely absorb the EUV light in the black border area B. In example embodiments, the first thickness of the second absorber layer pattern 116b may be adjusted so that the OD of the absorber layer structure may be greater than 2.8.
When the reticle of
Therefore, a target photoresist pattern may be formed on the target semiconductor wafer by an exposure process using the reticle of
Referring to
The second absorber layer 112 may be formed to have a thickness greater than a target thickness of the second absorber layer pattern subsequently formed. The second absorber layer 112 may be partially etched in a subsequent etching process for patterning the first absorber layer 106. In addition, in the subsequent etching process, a hard mask pattern may not be exposed at a recessed portion on an upper surface of the second absorber layer 112. Thus, the thickness of the second absorber layer 112 may be greater than the thickness of the second absorber layer pattern in consideration of the thickness of the second absorber layer 112 to be etched. For example, the thickness of the second absorber layer 112 may be greater than the thickness of the second absorber layer shown in
Referring to
Referring to
The second photoresist pattern 118a may serve as an etching mask for forming recesses on an upper surface of the preliminary second absorber layer pattern 115 in the black border area B. In addition, the second photoresist pattern 118a may serve as an etching mask for forming a hard mask pattern for forming a main pattern in the image area A. The second photoresist pattern 118a may cover the hard mask layer 110 on the edge area C.
An opening between a plurality of second photoresist patterns 118a may be formed in the image area A. In example embodiments, an opening between the second photoresist patterns 118a may be further formed in the edge area C adjacent to a boundary between the black border area B and the edge area C.
Referring to
During the etching, the second photoresist pattern 118a may be mostly removed. After performing the etching process, remaining portions of the second photoresist pattern 118a may be removed by a stripping process.
Referring to
When the etching process is performed, main patterns in which the first absorber layer pattern 106a and the ARC layer pattern 108a are stacked may be formed on the image area A. In addition, the second absorber layer pattern 116b including recesses 124 and protrusions 126 may be formed in the black border area B.
In example embodiments, the first absorber layer 106 in the edge area C adjacent to the boundary between the black border area B and the edge area C may be etched by the etching process. Further, a portion of the first absorber layer 106 of the edge area C may be etched by the etching process to form an alignment key.
Referring to
By way of summation and review, in an EUV exposure process, a pattern may not be formed in a portion of an image area that is adjacent to a black border area of the reticle, as light at the black border area may affect an imaging of an edge region of the image region. In contrast, in accordance with example embodiments, a reticle of an EUV exposure apparatus includes a black border area with a stack of a first absorber layer pattern, a hard mask pattern, and a second absorber layer pattern. Thus, the EUV light may be completely absorbed in the black border area of the reticle. In addition, the hard mask pattern and the second absorber layer pattern may be accurately positioned on the black border area, e.g., to completely cover only the black border area, thereby reducing defects of patterns at an edge region of a semiconductor chip during an exposure process using the reticle.
Example embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. In some instances, as would be apparent to one of ordinary skill in the art as of the filing of the present application, features, characteristics, and/or elements described in connection with a particular embodiment may be used singly or in combination with features, characteristics, and/or elements described in connection with other embodiments unless otherwise specifically indicated. Accordingly, it will be understood by those of skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present invention as set forth in the following claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10168612, | Dec 12 2016 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Photomask blank including a thin chromium hardmask |
6913706, | Dec 28 2002 | Intel Corporation | Double-metal EUV mask absorber |
8765330, | Aug 01 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Phase shift mask for extreme ultraviolet lithography and method of fabricating same |
9075319, | Mar 31 2009 | Hoya Corporation | Mask blank and transfer mask |
9921467, | Nov 30 2015 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Mask blank and mask and fabrication method thereof |
20050277034, | |||
20140038086, | |||
20170263444, | |||
20180356719, | |||
20200064726, | |||
JP20050043571, | |||
JP2011197375, | |||
JP5067313, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 09 2021 | KIM, SANGHYUN | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 055223 | /0996 | |
Feb 09 2021 | JEON, JINHO | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 055223 | /0996 | |
Feb 11 2021 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 11 2021 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Dec 05 2026 | 4 years fee payment window open |
Jun 05 2027 | 6 months grace period start (w surcharge) |
Dec 05 2027 | patent expiry (for year 4) |
Dec 05 2029 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 05 2030 | 8 years fee payment window open |
Jun 05 2031 | 6 months grace period start (w surcharge) |
Dec 05 2031 | patent expiry (for year 8) |
Dec 05 2033 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 05 2034 | 12 years fee payment window open |
Jun 05 2035 | 6 months grace period start (w surcharge) |
Dec 05 2035 | patent expiry (for year 12) |
Dec 05 2037 | 2 years to revive unintentionally abandoned end. (for year 12) |