An optical modulator is disclosed that includes an optical resonator structure. The optical resonator structure includes at least one non-linear portion, the at least one non-linear portion comprising at least one radial junction region. The at least one radial junction region is formed between at least first and second materials, respectively, having different electronic conductivity characteristics. A principal axis of the at least one radial junction region is oriented along a radius of curvature of the at least one non-linear portion. The optical modulator includes an optical waveguide that is coupled to the at least one non-linear portion of the optical resonator structure.

Patent
   11988938
Priority
Jun 12 2013
Filed
Apr 26 2021
Issued
May 21 2024
Expiry
May 03 2035
Extension
325 days
Assg.orig
Entity
Large
0
133
currently ok
17. A method of operating an optical device, the method comprising:
coupling, into a curved region of a first waveguide from a second bus waveguide, an optical mode of an optical wave having a specified design wavelength for the optical device, wherein the first waveguide is formed from semiconductor material and has a width along the curved region of the first waveguide where the coupling occurs that supports multiple transverse optical modes at the specified design wavelength;
exciting essentially only a fundamental mode of the first waveguide along the curved region; and
modulating the optical wave in the first waveguide with a plurality of semiconductor junctions formed along the curved region of the first waveguide, wherein the modulating is performed by applying an electrical signal to contacts that connect to p-type regions and n-type regions of the plurality of semiconductor junctions, wherein the contacts are distributed only radially inward from a midpoint of the first waveguide that is one-half way between an inner edge and an outer edge of the first waveguide and wherein each of the plurality of semiconductor junctions comprises an interfacial area that extends between a lower edge of the first waveguide and an upper edge of the first waveguide.
1. An optical device comprising:
a substrate;
a first waveguide on the substrate that forms a ring resonator for an optical wave having a wavelength that is a specified resonant wavelength for the ring resonator, the ring resonator having a first radius of curvature to an inner edge of the first waveguide and a second radius of curvature to an outer edge of the first waveguide, wherein the first waveguide is formed from semiconductor material and has a width that supports multiple transverse optical modes at the wavelength entirely around the ring resonator;
a plurality of semiconductor junctions formed in the first waveguide that extend in a radial direction between the inner edge and the outer edge of the first waveguide, wherein each semiconductor junction of the plurality of semiconductor junctions comprises the semiconductor material having a first conductivity type on a first side of each semiconductor junction and the semiconductor material having a second conductivity type on a second side of each semiconductor junction and wherein an interfacial area between the semiconductor material having the first conductivity type and the semiconductor material having the second conductivity type extends from a lower edge to an upper edge of the first waveguide; and
a plurality of electrical contacts located radially inward from a midpoint of the first waveguide that is one-half way between the inner edge and the outer edge of the first waveguide, wherein the plurality of electrical contacts comprises a plurality of first electrical contacts that connect to the semiconductor material on the first sides of each semiconductor junction and a plurality of second electrical contacts that connect to the semiconductor material on the second sides of each semiconductor junction of the plurality of semiconductor junctions, and wherein all of the first electrical contacts and the second electrical contacts are distributed along the first waveguide and located radially inward from the midpoint of the first waveguide.
12. An optical device comprising:
a substrate;
a first waveguide having a curved region formed on the substrate wherein the first waveguide is configured to carry an optical wave having a wavelength that is a design wavelength for the optical device, wherein the curved region has a first radius of curvature to an inner edge of the first waveguide and a second radius of curvature to an outer edge of the first waveguide, and wherein the first waveguide is formed from semiconductor material and has a width around the curved region that supports multiple transverse optical modes at the design wavelength, wherein the curved region includes a coupling region to couple optical radiation between the first waveguide and a second bus waveguide that is spaced apart from the first waveguide;
a plurality of semiconductor junctions formed in the first waveguide that extend radially from the inner edge toward the outer edge of the first waveguide, wherein each semiconductor junction of the plurality of semiconductor junctions comprises the semiconductor material having a first conductivity type on a first side of each semiconductor junction and the semiconductor material having a second conductivity type on a second side of each semiconductor junction and wherein an interfacial area between the semiconductor material having the first conductivity type and the semiconductor material having the second conductivity type extends between a lower edge and an upper edge of the first waveguide; and
a plurality of electrical contacts located along the curved region and radially inward from a midpoint of the first waveguide that is one-half way between the inner edge and the outer edge of the first waveguide, wherein of the plurality of electrical contacts comprises a plurality of first electrical contacts that connect to the semiconductor material on the first sides of each semiconductor junction and a plurality of second electrical contacts that connect to the semiconductor material on the second sides of each semiconductor junction of the plurality of semiconductor junctions, and wherein all of the first electrical contacts and the second electrical contacts are located along the curved region and radially inward from the midpoint of the first waveguide.
2. The optical device of claim 1, wherein the semiconductor material comprises silicon.
3. The optical device of claim 1, wherein the second radius of curvature is no greater than 5 microns.
4. The optical device of claim 1, wherein the semiconductor material forms a core of the first waveguide, the optical device further comprising an oxide material surrounding at least three sides of the core.
5. The optical device of claim 4, further comprising a nitride layer extending across a fourth side of the core.
6. The optical device of claim 4, wherein the core has a height no greater than 100 nm.
7. The optical device of claim 4 in combination with one or more transistors formed on the substrate from the semiconductor material in a same layer as the semiconductor material.
8. The optical device of claim 1, wherein each semiconductor junction includes an intrinsic region of semiconductor material between the semiconductor material having the first conductivity type on the first side of each semiconductor junction and the semiconductor material having the second conductivity type on the second side of each semiconductor junction.
9. The optical device of claim 1, further comprising a second waveguide to optically couple the optical wave from the second waveguide to the first waveguide along a first curved portion of the first waveguide, wherein the second waveguide has a second curved portion that runs alongside the first curved portion.
10. The optical device of claim 9, wherein the first waveguide has a first propagation constant for a fundamental mode of the optical wave in the first curved portion and the second waveguide has a second propagation constant in the second curved portion for the optical wave that matches the first propagation constant such that first phase fronts of the optical wave in the first waveguide align with second phase fronts of the optical wave in the second waveguide along the first curved portion of the first waveguide.
11. A method of fabricating the optical device as claimed in claim 1, the method comprising:
forming the ring resonator on a silicon-on-insulator wafer in a CMOS foundry;
forming the plurality of semiconductor junctions in the CMOS foundry; and
forming the plurality of electrical contacts in the CMOS foundry.
13. The optical device of claim 12, wherein the second radius of curvature is no greater than 5 microns.
14. The optical device of claim 12, wherein the semiconductor material forms a core of the first waveguide and is a portion of a semiconductor-on-insulator layer of a semiconductor-on-insulator wafer; and the optical device further comprises an oxide material surrounding at least three sides of the core.
15. The optical device of claim 14, in combination with one or more transistors formed on the substrate from the semiconductor-on-insulator layer, wherein the core and the semiconductor-on-insulator layer has a height no greater than 100 nm.
16. The optical device of claim 12, wherein each semiconductor junction includes an intrinsic region of semiconductor material between the semiconductor material having the first conductivity type on the first side of each semiconductor junction and the semiconductor material having the second conductivity type on the second side of each semiconductor junction.
18. The method of claim 17, wherein the optical device is operated as a detector.
19. The method of claim 17, wherein the optical device is operated as a signal modulator.
20. The method of claim 17, wherein the modulating consumes from 40 to 50 femtojoules per bit.

This application is a continuation of, and claims priority under 35 U.S.C. 120 to, U.S. application Ser. No. 14/897,466, filed Dec. 10, 2015, and titled “Optical Modulator From Standard Fabrication Processing,” which is a 35 U.S.C. 371 national stage filing of International Application No. PCT/US2014/042177, filed Jun. 12, 2014, titled “Optical Modulator From Standard Fabrication Processing,” which claims priority, under 35 U.S.C. 119(e), to U.S. Provisional Application No. 61/834,362, filed Jun. 12, 2013, and entitled “Depletion-Mode Carrier-Plasma Optical Modulator In Zero-Change Advanced CMOS.” Each one of the foregoing applications is incorporated herein by reference in its entirety.

This invention was made with government support under W911NF-10-1-0412 awarded by the U.S. Army Research Office, HR0011-11-C-0100 awarded by the Defense Advanced Research Projects Agency and ECCS0844994 awarded by the National Science Foundation. The government has certain rights in the invention.

Silicon photonics can be used to facilitate energy efficient photonic links and interconnects that may play a role in continued scaling of complimentary metal-oxide semiconductor (CMOS) and computational power. To be compatible with CMOS technology, including CPUs and DRAM, silicon photonics should be compatible with state-of-the-art CMOS processes.

The Inventors have appreciated the benefit of designing photonic devices that can be built using complimentary metal-oxide semiconductor (CMOS) technologies or other types of semiconductor fabrication technologies. The photonic devices according to the principles described herein can be configured, e.g., as passive photonics in zero-change advanced CMOS, or as active photonics in zero-change advanced processes. Non-limiting examples of the active photonic devices include modulators and detectors.

In view of the foregoing, various examples described herein are directed generally to systems, apparatus and methods for fabricating a photonic device using a semiconductor fabrication tool. An example photonic device according to the principles described herein can be configured as a depletion-mode modulator. The example photonic device can be fabricated in a standard CMOS process.

Various example systems, apparatus and methods described herein are directed generally to example optical modulators that include an optical resonator structure. The optical resonator structure includes at least one non-linear portion, the at least one non-linear portion comprising at least one radial junction region. The at least one radial junction region is formed between at least first and second materials, respectively, having different electronic conductivity characteristics. A principal axis of the at least one radial junction region is oriented along a radius of curvature of the at least one non-linear portion. The optical modulator includes an optical waveguide that is coupled to the at least one non-linear portion of the optical resonator structure.

In an example, the at least one radial junction region can have a zig-zag conformation along the principal axis.

In an example, the at least one non-linear portion is formed from a semiconductor material including at least a first region and a second region respectively having different doping characteristics, where the at least one radial junction region is disposed at an intersection between the first region and the second region. In an aspect, the different doping characteristics include at least one of different types of dopants and different concentrations of at least one dopant. In an aspect, the at least one radial junction region can be at least one of a p-n junction region, a p-i-n junction region, a p+-n junction region, a p+-p junction region, a p+-p-n+ junction region, a p+-p-n-n+ junction region, a metal-oxide-semiconductor capacitor structure, a metal-insulator-metal junction region and a Schottky junction.

The example optical resonator structure can have a substantially circular conformation, where the optical resonator structure comprises a microring resonator with optical confinement provided by a step index boundary at an outer radius of the microring resonator.

In an aspect, the microring resonator can be so dimensioned as to couple to only a first-order mode of an inner cavity of the microring resonator.

In an aspect, an inner cavity boundary of the microring resonator can include a plurality of independent contacts. In an example according to this aspect, a width of a ring of the microring resonator is sufficiently wide to significantly reduce optical loss due to interaction of an optical mode of the microring resonator with the plurality of independent contacts.

In an example, the at least one radial junction region can include alternating lateral p-n junctions distributed around a portion of the microring resonator.

The inner cavity boundary of the microring resonator can include a plurality of independent contacts, and wherein the plurality of independent contacts are in electrical communication with the p-n junctions.

The first optical waveguide can include an input port and a through port, the input port being configured to receive an input signal.

At least a portion of the optical modulator can be so dimensioned such that, when an input signal is present at the input port, a change in depletion width between two bias states of the p-n junctions provides an optical resonant frequency shift to modulate electromagnetic radiation output at the through port.

In an example, a coupling interaction between the first optical waveguide and the optical resonator excludes excitation of higher-order modes in the optical resonator, the presence of the higher-order modes being due to a width of a ring of a microring resonator of the optical resonator.

In an example, a second optical waveguide can be coupled to the optical modulator in a phase-matched configuration for use as a through port or a drop port of the optical modulator.

In an example, a second optical waveguide can be coupled to the optical modulator in a non-phase-matched configuration as a coupler for use as a drop port and dimensioned to receive electromagnetic radiation only from a first-order mode of an inner cavity of the optical resonator structure.

The at least one non-linear portion can be formed from a semiconductor material, and wherein the semiconductor material is at least one of silicon, amorphous silicon, polycrystalline silicon, a III-V semiconductor material, germanium, graphene or any combination of two of more of these semiconductor materials.

Various example systems, apparatus and methods described herein are directed generally to example wavelength-division multiplexing systems that include a plurality of optical modulators, each coupled with a through bus waveguide and aligned to a specified resonant wavelength. At least one optical modulator of the plurality of optical modulators includes an optical resonator structure including at least one non-linear portion, the at least one non-linear portion including at least one radial junction region. The at least one radial junction region is formed between at least first and second materials, respectively, having different electronic conductivity characteristics. A principal axis of the at least one radial junction region is oriented along a radius of curvature of the at least one non-linear portion.

In an example, a portion of a microring resonator of each optical modulator is doped to reduce electrical resistance such that electrical current applied to a portion of an optical cavity of the microring resonator produces Joule heating for thermal tuning of optical resonances of the optical cavity.

Various example systems, apparatus and methods described herein are directed generally to example optical modulator devices formed using a semiconductor fabrication tool, based on a design rule check of the semiconductor fabrication tool. The optical modulator device includes an optical resonator structure that includes at least one non-linear portion. The at least one non-linear portion includes at least one radial junction region. The at least one radial junction region is formed between at least first and second materials, respectively, having different electronic conductivity characteristics, and a principal axis of the at least one radial junction region is oriented along a radius of curvature of the at least one non-linear portion. The example optical modulator devices also includes a transistor layer disposed proximate to the optical resonator structure.

The example optical modulator device can include a microring resonator disposed in a portion of the transistor layer.

In an example, the optical resonator exhibits optical confinement provided by a step index boundary at an outer radius of the microring resonator.

In an example, the inner cavity boundary of the microring resonator can include a plurality of independent contacts.

In an example, an electrical contact can be made to each of the plurality of independent contacts by a metal and/or by via layers.

In an example, a portion of the microring resonator is doped to reduce electrical resistance to permit passing of electrical current through the inner cavity to produce Joule heating sufficient for thermal tuning of optical resonances of the inner cavity.

In an example, either a portion of transistor body silicon near the optical modulator, or a portion of metals or deposited silicon present in an SOI CMOS transistor fabrication process, is used to produce the Joule heating.

In an example, a width of a ring of the microring resonator is sufficiently wide to permit sufficiently low optical loss due to interaction of an optical mode with the plurality of independent contacts.

In an example, the optical modulator device includes a microheater disposed proximate to a portion of the inner cavity of the of the microring resonator.

In an example, the semiconductor fabrication tool can be a 0.35 μm complementary metal-oxide-semiconductor (CMOS) fabrication tool, a 0.25 μm CMOS fabrication tool, a 0.18 μm CMOS fabrication tool, a 0.13 μm CMOS fabrication tool, a 65 nm CMOS fabrication tool, a 45 nm CMOS fabrication tool, a 32 nm CMOS fabrication tool, a 22 nm CMOS fabrication tool, a 65 nm silicon-on-insulator (SOI) fabrication tool, a 45 nm SOI fabrication tool, a 32 nm SOI fabrication tool, a 22 nm SOI fabrication tool, a 14 nm FinFET fabrication tool, a 22 nm FinFET fabrication tool, or a III-V semiconductor fabrication tool.

It should be appreciated that all combinations of the foregoing concepts and additional concepts discussed in greater detail below (provided such concepts are not mutually inconsistent) are contemplated as being part of the inventive subject matter disclosed herein. In particular, all combinations of claimed subject matter appearing at the end of this disclosure are contemplated as being part of the inventive subject matter disclosed herein. It should also be appreciated that terminology explicitly employed herein that also may appear in any disclosure incorporated by reference should be accorded a meaning most consistent with the particular concepts disclosed herein.

The patent or application file contains at least one drawing executed in color. Copies of this patent or patent application publication with color drawing(s) will be provided by the Office upon request and payment of the necessary fee.

The skilled artisan will understand that the drawings primarily are for illustrative purposes and are not intended to limit the scope of the inventive subject matter described herein. The drawings are not necessarily to scale; in some instances, various aspects of the inventive subject matter disclosed herein may be shown exaggerated or enlarged in the drawings to facilitate an understanding of different features. In the drawings, like reference characters generally refer to like features (e.g., functionally similar and/or structurally similar elements).

FIGS. 1A-1B show a portion of an example optical resonator structure, according to the principles described herein.

FIGS. 1C-1E show examples of modulators, according to the principles described herein.

FIG. 2A shows a layout of an example integrated modulator, according to the principles described herein.

FIG. 2B shows example details of contacts and lateral junctions of the example integrated modulator, according to the principles described herein.

FIG. 2C shows a top view of an example integrated modulator showing a central heater, according to the principles described herein.

FIG. 2D shows a zoomed-out view of an example integrated modulator, according to the principles described herein.

FIG. 3A shows an example of optical transmission spectral response, according to the principles described herein.

FIG. 3B shows an example of current to voltage (I-V) curve of an example device, according to the principles described herein.

FIG. 3C shows an example of resonant optical response at DC bias voltages, according to the principles described herein.

FIG. 3D shows an example of calculated cross-sectional mode profile, according to the principles described herein.

FIG. 3E shows an example of an optical micrograph of an example device, according to the principles described herein.

FIG. 4A shows an example of an optical eye diagram, according to the principles described herein.

FIG. 4B shows an example of thermal tuning of a modulated resonance, according to the principles described herein.

FIG. 4C shows an example of linear resonance tuning vs. heater power, according to the principles described herein.

FIG. 5 shows an example of a straight waveguide coupled to a multimode-width resonator, accordingly to the principles described herein.

FIG. 6A shows an example a curved waveguide coupled to an example resonator, according to the principles described herein.

FIG. 6B shows an example of a sinusoidal coupling bus coupled to an example resonator, according to the principles described herein.

FIG. 7A shows an example simulation of optical cavity loss, according to the principles described herein.

FIG. 7B shows an example plot of the optical radiation Q versus the ring width, according to the principles described herein.

FIG. 7C shows an example of a similar simulation to FIG. 7B for an example device operated at the 1550 nm wavelength, according to the principles described herein.

FIG. 8A-8D show examples of a disk coupling for wrapped-bus coupling, accordingly to the principles described herein.

FIGS. 9A-9H show examples of modulator layouts, accordingly to the principles described herein.

FIGS. 10A-10E show examples of the layouts for an example independent test site, accordingly to the principles described herein.

FIGS. 11A-11D show example results of the Q factor versus disk radius for silicon body disks, according to the principles described herein.

FIGS. 12A-12B show example results of the effective refractive index (nEff) versus bus width for a silicon waveguide, according to the principles described herein.

FIGS. 13A-13D show examples of diode characteristics, according to the principles described herein.

FIGS. 14A-14B show example plots of carrier concentration distribution in an example optical modulator diode versus applied voltage, illustrating diode characteristics, according to the principles described herein.

FIGS. 15A-15D show examples of an effective capacitor circuit representation, according to the principles described herein.

FIGS. 16A-16B show example plots of modulator performance, according to the principles described herein.

FIG. 17 shows procedures of an example method, according to the principles described herein.

FIG. 18 shows a block diagram of an example device configuration system, according to the principles described herein.

FIG. 19 shows a block diagram of an example system, according to the principles described herein.

FIG. 20 shows the architecture of an example computer system, according to the principles described herein.

The features and advantages of the present invention will become more apparent from the detailed description set forth below when taken in conjunction with the drawings.

Following below are more detailed descriptions of various concepts related to, and embodiments of, inventive systems, methods and apparatus for providing photonic devices based on optical resonator structures. It should be appreciated that various concepts introduced above and described in greater detail below may be implemented in any of numerous ways, as the disclosed concepts are not limited to any particular manner of implementation. Examples of specific implementations and applications are provided primarily for illustrative purposes.

As used herein, the term “includes” means includes but is not limited to, the term “including” means including but not limited to. The term “based on” means based at least in part on.

With respect to substrates or other surfaces described herein in connection with various examples of the principles herein, any references to “top” surface and “bottom” surface are used primarily to indicate relative position, alignment and/or orientation of various elements/components with respect to the substrate and each other, and these terms do not necessarily indicate any particular frame of reference (e.g., a gravitational frame of reference). Thus, reference to a “bottom” of a substrate or a layer does not necessarily require that the indicated surface or layer be facing a ground surface. Similarly, terms such as “over,” “under,” “above,” “beneath” and the like do not necessarily indicate any particular frame of reference, such as a gravitational frame of reference, but rather are used primarily to indicate relative position, alignment and/or orientation of various elements/components with respect to the substrate (or other surface) and each other. The terms “disposed on” and “disposed over” encompass the meaning of “embedded in,” including “partially embedded in.” In addition, reference to feature A being “disposed on,” “disposed between,” or “disposed over” feature B encompasses examples where feature A is in contact with feature B, as well as examples where other layers and/or other components are positioned between feature A and feature B.

According to the example systems, methods and apparatus described herein, photonic device structures are described herein that can be fabricated using standard device fabrication tools, including CMOS fabrication tools.

In any example systems, methods and apparatus described herein, the device fabrication tool can be a 0.35 μm complementary metal-oxide-semiconductor (CMOS) fabrication tool, a 0.25 μm CMOS fabrication tool, a 0.18 μm CMOS fabrication tool, a 0.13 μm CMOS fabrication tool, a 65 nm CMOS fabrication tool, a 45 nm CMOS fabrication tool, a 32 nm CMOS fabrication tool, a 22 nm CMOS fabrication tool, a 65 nm silicon-on-insulator (SOI) fabrication tool, a 45 nm SOI fabrication tool, a 32 nm SOI fabrication tool, a 22 nm SOI fabrication tool, a 14 nm FinFET fabrication tool, a 22 nm FinFET fabrication tool, or a group III-V semiconductor fabrication tool.

An example system and device herein can be fabricated based on a semiconductor material, the semiconductor material being at least one of silicon, amorphous silicon, polycrystalline silicon, a III-V semiconductor material, germanium, graphene or any combination of two of more of these semiconductor materials.

As a non-limiting example, a depletion-mode optical modulator can be fabricated in a commercial 45 nm CMOS logic process according to the principles described herein, with no modifications required within the foundry.

An example photonic device according to the principles described herein can be fabricated in a standard CMOS process, including a 45 nm logic CMOS process, such as but not limited to a IBM 12SOI (IBM, Armonk, NY). As a non-limiting example, the fabrication of the photonic devices herein can be performed based on an example process utilized to fabricate an IBM Cell™ or a Power7™ processor.

The example systems, methods and apparatus described herein can facilitate the production of complete optical links monolithically integrated with advanced CMOS electronics, implemented directly in existing advanced-node CMOS foundries.

To facilitate the continued scaling of massively multicore processors and the realization of the exascale supercomputing paradigm, processor-to-memory interconnect power consumption should be dramatically reduced while data bandwidth density is increased. Wavelength-division multiplexed (WDM) optical interconnects are emerging as a promising technology to replace electrical CPU-DRAM interconnects.

The example systems, methods and apparatus described herein can be used to fabricate optical interconnects based on photonic components monolithically integrated with state-of-the-art microelectronics, with no process changes required.

Certain example implementations herein are configured with the restriction that no modifications to the process flow are allowed by the foundry. Accordingly, the example implementations can be fabricated using a CMOS tool that required no modifications to design rules. To accomplish this, examples herein provide a novel modulator structure.

In certain example implementations, a single post-processing step may be performed to remove the fabrication substrate, to provide enhanced optical confinement (up to and including complete optical confinement). The removal of the substrate is demonstrated to have little or no appreciable effect on the performance of the electronics on chip.

The example systems, methods and apparatus herein facilitate the fabrication of photonic devices and structures that could be used as photonic links and interfaces in advanced CMOS electronics. For example, an energy-efficient, depletion-mode optical modulator that is fully compatible with a native CMOS process flow can be fabricated according to the principles described herein. The approach herein can be implemented to effectively eliminate any need for hybrid integration, modifications to existing CMOS processes, or even additional lithographic masks. Other devices described as CMOS compatible depend on a thick silicon device layer with partial etch steps, vertical junctions (which can be ill-suited for implementation in a thin transistor device layer), or specific implantation conditions not common to transistors—none of which is typically available in a state-of-the-art CMOS process used for microprocessors (such as a sub-100 nm CMOS process used for microprocessors). It is envisioned that any of these techniques could be implemented in an example photonic device according to the principles described herein without departing from the scope of this disclosure.

In an example implementation, the photonic device is configured as a multimode ring cavity formed in a fully-etched transistor body silicon layer. In certain examples, the photonic device can be configured to support a transverse (i.e., radial) multimode character of whispering gallery or microring resonator optical modes, where increasing order modes have an increasing number of field nulls along the radial direction (including along the out of the plane of the chip, z). Optical mode confinement can be provided by the outer-radius step-index boundary of the cavity.

FIG. 1A shows a portion of an example optical resonator structure 100 according to the principles described herein. The example optical resonator structure 100 includes a non-linear portion 102. The non-linear portion 102 includes a junction region 104 formed between materials of differing electronic properties, such as two materials having differing electrical conductivity characteristics. As shown in the example of FIG. 1A, the junction region 104 is oriented radially along the non-linear portion of the example optical resonator structure 100. That is, a principal axis of the junction region 104 is oriented along an effective radius of curvature of the at least one non-linear portion 102. In various examples, the non-linear portion can have a meander, curved, sinusoidal, oval, parabolic, or any other non-linear conformation. The example optical resonator structure 100 of FIG. 1A includes a non-linear portion 102 that has a curved conformation.

As shown in FIG. 1A, the example optical resonator structure 100 can include at least one electrical contact 106. The electrical contact(s) provide an electrical communication that can be used to effect a change in electrical property of the at least one radial junction region of the resonator structure.

A non-limiting example system, method and apparatus for tuning an optical property of an example optical resonator structure herein is as follows. The electrical properties of the delta region 108 surrounding the junction region 104 can be modulated by controlling the current or voltage applied at the at least one electrical contact 106. That is, through control of the current or voltage applied at the electrical contacts, the effective refractive index of portions of the example optical resonator structure 100 can be tuned. For example, the effective refractive index of portions of the resonator structure can be tuned through modification of the carrier concentration via controlling the current or voltage at the electrical contacts. In an example, the example optical resonator structure 100 can be tuned, to control the type of optical mode, including the order of the optical mode that couples to the example optical resonator structure 100.

In an example, one or more portions of the resonator structure can be tuned to facilitate greater optical coupling between the resonator structure and an optical waveguide. For example, based on the allowed variations in the manufacture process, a resonator structure may not be optimally tuned to couple with a waveguide coupler. Through the selective modification of the carrier concentration at selected radial junction regions (e.g., by changing the width of the depletion zone), the coupling between the resonator structure and the optical waveguide can be optimized. By tuning the carrier concentration with the application of a voltage, the example structure may be tuned into and out of resonance with a driving optical signal in the optical waveguide, and may thus absorb or transmit more or less of the optical waveguide signal, causing the desired modulation.

In another example, if a curved coupler is formed, with propagation constant correlating or matching to a resonator structure mode, then solely or mainly the fundamental optical mode may be coupled between the resonator structure and the optical waveguide. This design feature facilitates isolating the incident optical signals in the waveguide from coupling to other, higher order (and potentially higher loss) undesired resonator modes.

In an example implementation, one or more electrical contacts can be placed at a portion of an inner-radius boundary of the resonator cavity of the optical resonator structure 100. In an example, the electrical contacts may be placed far enough radially inward from the inner-radius boundary to avoid scattering light in an optical mode. The optical mode may be preferentially confined to the outer boundary by the curvature of the boundary wall. For example, a simple disk resonator has whispering gallery modes that are confined to the outer boundary, and hence have no substantial light, in a certain optical mode, at a sufficiently far distance radially inward from the disk boundary.

FIG. 1B shows a portion of an example optical waveguide 110 that can be disposed proximate to the non-linear portion of an example optical resonator structure 100. The example optical waveguide 110 can have a linear conformation or a non-linear conformation. As described hereinbelow, the material composition and dimensions (including width) of the example optical waveguide 110 can be configured such that only desired optical modes couple to the example optical resonator structure 100. For example, the optical waveguide 110 can be configured such that only a fundamental optical mode couples to the optical resonator structure 100.

As illustrated in FIG. 1A, in an example implementation, the portion of the optical waveguide 110 proximate the optical resonator structure 100 can have a non-linear conformation with a similar radius of curvature.

In an example, the non-linear portion of the optical resonator structure 100 can be formed from a semiconductor material. The radial junction region can be formed at an intersection between regions of the non-linear portion that are configured to have differing doping characteristics. The differing doping characteristics can be at least one of a different type of dopant and a different concentration of at least one dopant.

The at least one radial junction region can be formed as at least one of a p-n junction region, a p-i-n junction region, a p+-n junction region, a p+-p junction region, a p+-p-n+ junction region, a p+-p-n-n+ junction region, a metal-oxide-semiconductor capacitor structure, a metal-insulator-metal junction region and a Schottky junction. Lateral p-n junctions can be used for index modulation, and can be formed from implants present in the transistor process. More generally, various example implementations may include other types of junctions, including p-i-n, p+-n, p+-p, p+-p-n+ and other junction types. Other example implementations could also include metal-oxide-semiconductor capacitor structures, or metal-insulator-metal and Schottky junctions.

In the example of FIGS. 1A and 1B, the radial junction region is illustrated as extending substantially across an entire width of the portion of the optical resonator structure 100. In other examples, the radial junction region extends across less than the width of the portion of the optical resonator structure 100.

FIGS. 1C and 1D show examples of optical modulator structures that include lateral junctions and vertical junctions, respectively. In an example, a modulator structure herein can be configured to include a radial junction and at least one of a lateral junction and a vertical junction.

FIG. 1E shows an example modulator structure according to the principles described herein, with an optical resonator structure 150 formed as a substantially circular structure. The optical resonator structure 150 includes a plurality of junction regions 152. Each junction region 152 has a principal axis oriented along a radius of curvature of the optical resonator structure. Each junction region is formed between two materials 154 and 156, where material 154 has differing electrical conductivity characteristics from material 156. Any one or more of electrical contacts 158 are formed in the structure, for example, as p+ regions or n+ regions, as a silicide, as a tungsten plug, or as metal vias.

The modulators design of FIG. 1E can be fabricated from a thin body silicon (e.g., approximately 80 nm thick), with no requirement of a vertical junction being included, and no requirement of a partial etch.

FIG. 2A shows an example three-dimensional (3D) layout of a monolithically integrated optical modulator, according to the principles described herein. The example optical modulator includes a plurality of radial p-n junction regions 202, a mode-selective waveguide coupler 204 disposed proximate the plurality of radial p-n junction regions, and a plurality of electrical contacts 206 disposed along an inner ring of the example optical modulator. The optical modulator system includes a back-end metal stackup 208 that includes a plurality of electrical conduits 210 that are each in electrical communication with at least one of the electrical contacts 206. The electrical conduits 210 are configured to not come into physical contact with a portion the resonator structure that is intended to support an optical mode, to avoid attenuation of the signal. As shown in FIG. 2A, the electrical conduits 210 extend from the back-end metal stackup 208 to form the electrical communication with the electrical contacts 206, without coming into contact with the radial p-n junction regions. The modulator in FIG. 2A includes a device layer, implant masks, and several layers of electrical connections including vias and metals. In the non-limiting example of FIG. 2A, the mode-selective waveguide coupler 204 is configured as a coupling bus having a portion with a curved configuration. As shown in FIG. 2A, the coupling bus can be configured as a curved coupling bus. In other examples, the coupling bus can be configured as a substantially straight coupling bus. The back-end metal stackup 208 can be in communication with an integrated circuit, a heater, or any other component.

FIG. 2B shows a portion of an example resonator structure, according to the principles herein. The example resonator structure includes a plurality of radial junction regions 220, each having a principal axis oriented along a radius of curvature of the example resonator structure. As shown in FIG. 2B, the interface between two materials forming the radial junction region 220 can be fabricated with a zig-zag-shaped conformation along the principal axis. In other examples, the interface can be between two materials forming the radial junction region 220 can be fabricated substantially smoother. The shape(s) achievable for the materials interface along the junction region can vary depending on the feature resolution and design rule check of the CMOS fabrication tool. FIG. 2B also shows the plurality of electrical contacts 222 disposed in a ring along the inner cavity of the example resonator structure.

FIG. 2C shows a top view of an example monolithically integrated modulator according to the principles described herein. The example modulator includes a central heater 230 disposed proximate to an optical resonator structure 232, contacts 234 to the central heater 230, and an optical waveguide 236 disposed proximate to a portion of the optical resonator structure 232. The example optical resonator structure 232 includes at least one radial junction region.

In a non-limiting example where the modulator structure is fabricated based on a silicon substrate, the central heater 230 can be formed as a poly-Si feature over the silicon substrate.

A non-limiting example system, method and apparatus for thermally tuning an optical property of an example optical resonator structure herein is as follows. The properties of the junction region can be modulated by controlling the temperature at a portion of the resonator structure, e.g., through application of a current to the central heater 230 (a resistive heater). That is, through control of the current or voltage applied at the electrical contacts, the effective refractive index of portions of the example optical resonator structure 232 can be tuned through thermal tuning (Joule heating). In an example, the optical resonator structure 100 can be tuned, to control the type of optical mode, including the order of the optical mode, that couples to the example optical resonator structure 232.

In an example, one or more portions of the resonator structure 232 can be tuned to facilitate greater optical coupling between the resonator structure 232 and the optical waveguide 236. For example, based on the allowed variations in the manufacture process, the resonator structure 232 may not be optimally tuned to couple with the waveguide coupler 236. Through selective heating, the optical properties of the resonator structure 232 may be held at a specified setting, facilitating greater coupling between the resonator structure 232 and the optical waveguide 236. For example, pinning the resonator structure at a selective specified heating setting can facilitate solely or mainly the fundamental optical mode being coupled between the resonator structure 232 and the optical waveguide 236.

FIG. 2D shows a zoomed-out view of an example monolithically integrated modulator that includes a driver 252, heater contact pads 254, and input grating coupler 256, according to the principles described herein.

Non-limiting example results are described herein for an example implementation of a depletion-mode optical modulator in a standard sub-100 nm CMOS SOI process with zero process modifications. The example modulator can be configured for modulation at about 5 Gbps, with an extinction ratio of about 5.2 dB, an estimated energy consumption of about 40 fJ/bit to about 50 fJ/bit, and about 291 GHz/mW thermal tenability.

The example modulator utilizes disk-like whispering-gallery modes of a microring of multi-modal width, formed in the sub-90 nm-thick transistor body device layer of the SOI CMOS process. The layer dimensions of the example implementation in the IBM 45 nm 12SOI CMOS process can be determined, for example, using the IBM 12SOI Process Design Kit. The example modulator is configured with eighty-four (84) junction regions (p-n junctions) that extend radially out and are azimuthally distributed around the ring (see, e.g., FIG. 2B). It is understood that the number of junction regions may be varied from one device configuration to another.

Finer pitch patterning of junctions, where permitted by the process, enables a larger carrier-plasma index modulation, by including many depletion regions in the volume of the resonator, and hence provides more efficient (lower voltage and energy) modulation. The ring cavity is configured to be wider than the single-mode width to allow electrical contacts placed at the inner-radius edge to impart minimal optical loss to the fundamental mode. Although the higher-order spatial modes are suppressed in Q by scattering from these contacts and bending loss, the higher-order spatial modes may remain with high enough Q to have an undesirable spectral signature (described in connection with FIGS. 7B-7C below). Hence, according to the example systems, methods and apparatus, the modulator can be configured for excitation of only the fundamental mode, and suppression of the higher order modes, by employing a suitably designed waveguide coupler. The waveguide coupler can be configured as a propagation-constant-matched, curved bus-to-resonator coupler with a long interaction length that has a small k-space spread of the perturbation and does not excite the higher order, low-Q resonances (described in connection with FIGS. 6A and 6B below). As described in connection with FIGS. 8A-8B below, example simulations can be performed that allows the point of maximum anticrossing to be selected for the coupling, which is favorable in design. A straight waveguide coupled to this small-radius, multimode resonator can, in general, excite higher order modes which can be undesirable (described in connection with FIG. 5 below). The 5-μm outer ring radius of the example modulator is configured to be larger than the minimum permitted by bending loss to accommodate an efficient coupler design.

FIG. 3A shows an example measurement of optical transmission spectral response of the example modulator, with single transverse-mode operation observed for a free spectral range (FSR) of about 3.2 THz and extinction near 1260 nm is greater than about 10 dB, according to the principles described herein. The example measurement is of a passive spectrum showing single-mode operation. FIG. 3B shows an example of current to voltage (I-V) curve of the device. FIG. 3C shows an example of resonant optical response at DC bias voltages from about −4V to about +0.6V. FIG. 3D shows an example of calculated cross-sectional mode profile, where the waveguiding body silicon and the nitride liner layer above it are outlined. FIG. 3E shows an example optical micrograph of the example modulator device.

The optical transmission spectrum in FIG. 3A shows that only the fundamental family of transverse-electric (TE)-polarized modes are excited in the cavity, as desired for the example modulator configuration. The measured FSR is about 17 nm near 1260 nm (3.2 THz near 240 THz), and the linewidth of about 3 dB is 26 GHz near critical coupling, indicating an intrinsic Q of about 18,000. Through-port optical extinction exceeds about 10 dB near the design wavelength, while overcoupling limits extinction at longer wavelengths. The transverse-magnetic (TM)-polarized guided modes are generally not supported in waveguides this thin. Lightly doped p-n junctions can be beneficial to achieving low optical loss and sufficient wavelength shift under drive to effect high extinction ratio modulation. The source/drain implants for field-effect transistors in this process cannot be utilized because they lead to dopant concentrations exceeding 1019/cm3, whereas concentrations between 5×1017/cm3 and 5×1018/cm3 are more suitable for depletion-mode modulators. To realize these concentrations, for example, transistor well-doping implants available in the CMOS process can be utilized. The example I-V curve measurements shown in FIG. 3B confirms rectification, and spectral shifts for several DC bias conditions are shown in FIG. 3C.

To maximize the optical wavelength shift for a given voltage swing, the angular width of each spoke can be configured such that, in the maximally reverse-biased state, each spoke unit cell (i.e., the entire cavity) is nearly fully depleted of carriers. For the dopant concentrations measured, this can require 140 nm-wide regions of each dopant. However, design rules for implant mask layers can limit this width to approximately 220 nm, and therefore mode shifts can be limited to about 60% of what could, in principle, be achieved with these carrier concentrations. FIG. 3C shows that the mode shifts can be made sufficiently large to allow for modulation with a modest voltage swing. For optical excitation at about 1263.33 nm, at the bottom of the resonant dip at +0.6V applied bias, near 6 dB modulation depth is expected when switching to a reverse bias between −2V and −4V. In various examples, different junction region widths, and doping concentrations may be used.

FIG. 4A shows an example measurement of a 5 Gbps optical eye diagram with 5.2 dB modulation depth in response to drive voltage swing from about −3V to about +0.6V (at the device terminals), according to the principles described herein. The eye diagram measurements are performed on the example device of FIG. 3E. FIG. 4B shows an example of thermal tuning of the modulated resonance across a full FSR (with efficiency of about 291 GHz/mW), according to the principles described herein. FIG. 4C shows an example of near resonance tuning vs. heater power.

FIG. 4A shows an example measurement of an eye diagram acquired on a sampling oscilloscope with about 10 GHz optical sampling module and 5 GHz low-pass filter. The example device can be driven with about 5 Gbps, 27-1 bit pseudo-random binary sequence, by a 40-GHz GSG probe. The GSG probe pad and wiring layout are shown in FIG. 1D. Due to impedance mismatch between the 50Ω driving probe and the device, voltage doubling can be expected at the example device, and the voltage swing actually seen by the modulator is about −3V to about +0.6V, a range accessible to integrated driver circuits. Under these operating conditions, 5.2 dB modulation depth is measured with 4.5 dB insertion loss, consistent with DC mode shifts shown in FIG. 2C. The average switching energy is estimated using the expression: ¼ CVPP2 for NRZ data, from the voltage swing and a computed device capacitance, and calculated to be about 40 fJ/bit. The maximum leakage current measured in an example device is about 16 μA at about 0.6V. This places an upper limit of about 1.2 fJ/bit on the energy consumption due to driving current. To one significant figure, the total energy consumption of the device under these driving conditions is estimated to be about 40 fJ/bit. This is comparable to state-of-the-art custom-process devices.

Scaling the modulator cavity size can have little or no impact on speed but can affect energy efficiency. The RC time constant of the modulator array is about equal to that of a single spoke. The device speed is observed to be independent of the number of spokes, and thus independent of the ring radius. The optical Q is also observed to be independent of radius (to the first order), so neither electrical nor optical bandwidth is governed by the cavity size. However, the device energy is observed to be proportional to total device capacitance and thus to radius. Also, the example device can exploit single boundary (outer-radius) optical confinement to produce a small transverse mode, and small series resistance, at smaller radii.

In a WDM transmitter, modulators are multiplexed along a waveguide, each tuned to a wavelength channel. For active wavelength tuning, a resistive microheater was included in the modulator cavity (see, e.g., FIG. 2C). The heater also can be formed in the body silicon layer and employ the process source/drain implants to give about 10 kΩ resistance. While tuning on the order of a channel spacing (˜1 nm) can be used, FIG. 4B shows tuning of a full FSR with an efficiency of about 1.6 nm/mW (291 GHz/mW). Other example implementations show even higher speed, greater modulation depth, lower insertion loss, and/or higher energy efficiency with modest modification. The optical cavity design in this example is configured to be conservative, to ensure high enough optical Q amid process uncertainties. In other example implementations, a narrower ring width and contacts placed closer to the optical mode can be used to reduce both resistance and capacitance. A change of a few hundred nanometers could be used to more than double the cutoff frequency and significantly reduce the energy consumption per bit by reducing the capacitance. Greater modulation depth and reduced insertion loss can be achieved by reducing the width of the spokes by almost a factor of 2, which can be achieved with a design rule waiver.

In an example implementation, the optical modulator devices can be designed with radially extending junctions that are implemented with zig-zag approximations to this geometry (e.g., as shown in FIG. 2B). For example, a fabrication tool may have a design rule that requires dopants to be laid out on a coarse Manhattan grid.

FIG. 5 shows an example of optical coupling from a straight waveguide to a multimode-width resonator to excite higher-radial-order modes, accordingly to the principles described herein. The resonator can be configured as a disk or a wide ring. A guided optical pulse launched from the right to left excites the resonator cavity in the coupler region with a small coupling gap. The field in the resonator shows that not only the fundamental but also higher order modes can be excited. For a given implementation, this may not be ideal for a modulator design because the higher order resonant modes act effectively as a loss mechanism in some designs.

FIG. 6A shows an example of optical coupling from a curved waveguide to a multimode-width resonator, according to the principles described herein. A guided optical pulse launched from the right to left in the bus excites the cavity in the coupler region with a small coupling gap. The field in the resonator shows that primarily a fundamental transverse mode can be excited with no sign of higher order modes being excited. This can be a desirable configuration to couple only to the fundamental mode, in a cavity that may support also higher order modes. The width of the waveguide can be chosen such that the angular propagation constant of the optical guided mode in the waveguide approximately matches that of the fundamental mode in the resonator cavity. This means the guided optical wavelength is longer in the waveguide than in the resonator cavity, because the waveguide is at a larger radius, but the angular phase fronts line up. In some examples, increasing the interaction length can facilitate greater coupling to only a single mode. FIG. 6B shows an example of a sinusoidal coupling bus in another variation of a curved coupler that accomplishes substantially the same result as the coupler in FIG. 6A, according to the principles described herein. In some examples, the waveguide can be configured as a sine-bend waveguide to minimize straight-to-bend transitions and leave room for a drop port, which can be straight. The drop port can be utilized, for example, for closing the control loop to stabilize the example modulator at the desired wavelength, or as a loop-back check of the modulation characteristics in a link.

FIGS. 7A-7C show examples of methodologies that can be implemented to determine ring widths that result in lower scattering loss. FIG. 7A shows an example of optical cavity loss simulated due to inner contacts placed at various radial distances (i.e., “ring width”) from the outer radius, according to the principles described herein. The electromagnetic field computed from a 3D finite-difference time-domain (FDTD) simulation shows low loss propagation with electromagnetic field distribution that stays away from the electrical contacts. Such a result is desirable, since coupling between the electromagnetic field and the electrical contacts is a source of loss.

FIG. 7B shows an example of the optical radiation Q versus the “ring width,” i.e., distance of the contacts from the outer radius boundary, according to the principles described herein. Wider widths give higher radiation Q, but may have higher resistance in electrically doped structures, and may have higher-order modes that are less well suppressed. This example data is for a design at 1180 nm wavelength, of potential relevance to on-chip interconnect applications.

FIG. 7C shows an example of a similar simulation to FIG. 7B for a design in the 1550 nm wavelength window (used in telecommunications), according to the principles described herein.

FIG. 8A shows an example of a plot of the angular propagation constant versus coupling gap between the cavity and waveguide, for an example design of cavity, and waveguide (width, height), for the structure in FIG. 6B, according to the principles described herein. The anti-crossing in the propagation constants around a gap of about 325 nm shows the point of strongest coupling, where the largest power transfer is obtained in a length, or a certain power coupling in the shortest propagation length, for a given gap. This allows use of the largest available coupling gap that can give a certain coupling, thus minimizing radiation loss and avoiding excitation of unwanted modes.

FIG. 8B shows an example of the angularly propagating optical supermodes—the antisymmetric (left) mode with lower angular propagation constant, and the symmetric (right) mode with the higher angular propagation constant, according to the principles described herein. Approximately even splitting of power between the two guides at this gap shows that the point of strongest coupling (anticrossing) can be reached. In some examples, FIGS. 8A-8D show disk/ring coupling for wrapped-bus coupling.

FIGS. 9A-9H show examples of the layouts for various components of the example modulator, according to the principles described herein. Based on these layouts, the lithographic masks can be designed and combined with process-design kit processing steps for given mask layers in the foundry to fabricate these example modulator devices. Processor-executable instructions can be determined based on the the process-design kit processing steps. Execution of these processor-executable instructions using the computing systems of one or more fabrication tools facilitates fabrication of portions of an example modulator device.

FIGS. 9A, 9B, and 9C show examples of the modulator layouts for the body silicon, the dopeblock, and the doping, respectively. FIG. 9D shows an example of the wiring layout. Non-limiting example simulations show that the parasitic capacitance of the wiring laid out in this way is estimated at about 5 fF. FIG. 9E shows a close up layout of the corner of the resonator structure, showing the doping layouts and the wiring layout. FIGS. 9F and 9G show example layouts for an example in-silicon heater and solely the heater, respectively. FIG. 9H shows an example of a megacell layout. In some examples, there can be 11 channels, similar to the example show in FIG. 9H. In some examples, similar circuit-driven test sites can be present on the chip.

FIGS. 10A-10E show examples of the layouts for an independent test site, according to the principles described herein. The independent test site includes the modulator structure 1002, driver, heating pads, and waveguide coupler 1004. FIGS. 10A to 10E show different levels of magnification from the wider view to a larger magnified view of the modulator structure. The example waveguide coupler 1004 includes a non-linear portion to facilitate selective optical coupling between the waveguide coupler 1004 and the resonator 1002, as described hereinabove.

FIGS. 11A-11D show example results of the Q factor versus disk radius for example silicon body disks, according to the principles described herein. FIGS. 11A and 11B show example computation of values of Q factors for optical modes of a silicon disk of thickness about 80 nm and 72 nm, respectively, at an optical wavelength of 1180 nm (of potential relevance to on-chip interconnect applications). FIGS. 11C and 11D show example computation of values of Q factors for optical modes of a silicon disk of thickness about 80 nm and 72 nm, respectively, at an optical wavelength of 1550 nm (used in telecommunications).

FIGS. 12A-12B show example results of computation of the effective refractive index (nEff) versus bus width for example silicon waveguides, according to the principles described herein. FIGS. 12A and 12B show example computation for a waveguide body height for a silicon waveguide at an optical wavelength of 1180 nm and 1550 nm, respectively.

FIGS. 13A-13D show examples results of the diode characteristics for example structures, according to the principles described herein.

FIGS. 14A-14B show example plots of carrier concentration distribution in an example optical modulator diode versus applied voltage, illustrating diode characteristics, according to the principles described herein.

FIGS. 15A-15D show examples of various effective capacitor circuit representations, according to the principles described herein. The example capacitor circuit designs are in parallel. The example approximation can be implemented to represent one or more of the junction regions to facilitate simulation of the properties of the optical modulators.

FIGS. 16A-16B show plots of modulator performance, according to the principles described herein. The modulator properties can be computed using the following expression:

δω ω = - 1 2 E * δ ϵ ( r ) EdV E * ϵ ( r ) EdV

FIG. 16A shows example results of computations of transmission, for both a forward and a reverse bias, versus frequency, measured at a voltage range of from about −2V to about 0.6V. FIG. 16B shows example results of computations of modulation depth and insertion loss versus frequency, measured at a voltage range of from about −2V to about 0.6V. The embodiments described above include novel designs for optical modulators. These modulators utilize optical resonators. One result of the innovative design is that these resonators, and resulting modulators, are fully compatible with realization in many native CMOS microelectronics processes, including silicon-on-insulator CMOS and bulk silicon CMOS.

Embodiments include a novel resonant cavity for integrated photonics applications. The resonant cavity includes a core comprising a material. The core material could include crystalline, polycrystalline or amorphous silicon, silica or another glass, silicon nitride (SiN, Si3N4), or a number of other semiconductors including III-V semiconductors. The cavity is formed by etching its structure from the core material layer, and may be either partially etched, or preferably fully etched through the core material.

In other embodiments, the novel resonant cavity has a traveling-wave optical resonator. The outer radius of the circular, oval, or otherwise closed-loop resonator is the primary light-guiding interface. For example, outer-boundary guiding is the confinement mechanism of whispering gallery modes of a disk microcavity. In the presented cavity, light is trapped along the outer wall to define resonant optical modes with a well-defined resonant frequency and a high optical quality factor (Q) due to low radiation loss. Bending-loss quality factors in the range of 100 to over 1 million may be achieved by design, as well as higher values, by choice of large enough radius. The optical resonant mode is confined against the outer boundary-a so-called whispering gallery mode.

In other embodiments, there may be a set of attachments along an inner radius of the cavity. These attachments may allow direct electrical, thermal and/or mechanical contact to the core of the resonator. The attachments may be placed radially sufficiently close to the outer radius to enable, e.g., low resistance from one contact to another through the primary core. Preferably the attachments are placed away from the outer radius (toward the center) by a distance a little more than the radial width of the confined optical resonant mode, to avoid scattering light in the resonant mode. This leaves a continuous core region of a certain radial width between the contacts on an inner radius and the outer radius boundary.

In a resonator where the core is silicon, realized in a silicon device layer around 80 nm in thickness, the width of the continuous silicon region could be about the width of a single mode straight waveguide, and likely between half and 3 times that width for tight bend radii (e.g., around 1 to 20 microns) that are typical in small devices. At larger radii, this design is realizable with a larger width, because whispering gallery modes are wider when confined by a larger outer radius, i.e., a weaker curvature outer boundary.

In other embodiments, the inner contacts to the core region are below 1 μm in width, and are spaced by etched regions that electrically isolate them, also less than 1 μm in width. Preferably, the contacts and the separating regions are between 10 and 500 nm wide.

In other embodiments, the optical resonator is implanted to form doped semiconductor regions. These doped regions may overlap with one or more of the inner contacts. The doped cavity geometry may overlap p-n junctions with the optical field of the resonant mode. In another aspect of the invention, the doped regions may be alternated azimuthally around the cavity, e.g., forming pnpnpn . . . or pinipinip . . . junctions. In another aspect of the invention, the junctions may repeat periodically around the cavity. In some implementations, the width of each doped region may approach the depletion region width in the cavity, either at 0V or preferably at a chosen reverse bias voltage. Such designs can be used to optimize the modulation efficiency (optical resonant wavelength shift per unit voltage applied) of the cavity.

Using the example systems, methods, and apparatus according to the principles herein, a design for an example photonic device can be determined for a given semiconductor fabrication technology, while complying with the complicated design rule check (DRC) and manufacturing constraints for the given semiconductor fabrication tool.

Example methods are provided for fabricating example photonic devices according to the principles described herein, using a semiconductor fabrication tool. As shown in FIG. 17, an example method 1700 can include providing (1702) a substrate lying in an x-y plane and defining an x-direction and a y-direction, fabricating (1704) an optical resonator structure over a portion of the substrate, the optical resonator structure including at least one non-linear portion that includes at least one radial junction region. The method further includes fabricating (1706) an optical waveguide proximate to the optical resonator structure, such that the optical waveguide couples to the at least one non-linear portion of the optical resonator structure.

An example system, method or apparatus herein can be used to provide a device configuration module to generate a design for an example photonic device according to the principles described herein. Such an example device configuration module can include a processor and a memory storing processor executable instructions. Execution of the processor executable instructions causes the example device configuration module to perform any method described herein to determine a photonic device configuration. Execution of such an example method can include determining a configuration of an optical resonator structure to be fabricated, based on the desired photonic properties of an example photonic device. The example optical resonator structure includes at least one non-linear portion including at least one radial junction region. Simulations and computation of equivalent optical representations can be used to assess the performance of an example photonic device based on parameters such as but not limited to the type of materials that form the radial junction (including base materials, types of dopants, and concentration of dopants), the number and radial separation (including dimensions) of the radial junction region(s), the conformation of the optical resonator structure (including width of the resonator region), material composition and placement of electrical contacts, and conformation and dimensions of the waveguide coupler. As a non-limiting example, performance measures to be optimized for an example photonic device include the Quality factor. In an example, a device configuration module can be configured to execute processor-executable instructions to suggest variations in a design of a candidate optical resonator structure to generate a photonic device, based on the performance parameters computed from previous runs, to evaluate the performance characteristics of a candidate design, converging towards an optimal structure with each iteration. Instructions to be executed by a semiconductor fabrication can be generated based on the generated configuration of the photonic device using the example device configuration module. As a non-limiting example, an output of the device configuration module can be instructions that can be used by a computer aided design (CAD) tool, such as but not limited to the tool provided by Cadence Design Systems, Inc., San Jose, California. For example, based on the output from the device configuration module, a CAD tool can be implemented to determine parameters defining, e.g., the type of materials that form the radial junction, the number and radial separation of the radial junction region(s), the conformation of the optical resonator structure, material composition and placement of electrical contacts, and conformation and dimensions of the waveguide coupler, for use by the semiconductor fabrication tool to generate the example photonic device. In an example implementation, based on these determined parameters, and the instructions for the fabrication sequence in the fabrication, a semiconductor fabrication tool can be implemented to fabricate an example optical resonator structure, or an example photonic device including the example optical resonator structure.

According to the principles herein, at least one non-transitory computer-readable medium is provided having code representing processor-executable instructions encoded thereon, the processor-executable instructions including instructions that, when executed by one or more processing units, perform any example method described herein, including any method for generating a design of a candidate optical resonator structure, or an example photonic device including the example optical resonator structure.

According to the principles herein, at least one non-transitory computer-readable medium is provided having code representing processor-executable instructions encoded thereon, the processor-executable instructions including instructions that, when executed by one or more processing units, perform any example method described herein, including any instructions performed using a device configuration module according to the principles described herein.

FIG. 18 shows a block diagram of an example device configuration system 1810 that receives input information 1812 and generates an output 1814 of a device configuration module, as described herein. In particular, the device configuration system 1810 can be implemented to execute instructions associated with any of the example methods described herein. In some examples, the device configuration system 1810 provides the output 1814 by storing it to a data storage device (e.g., in a database, a server, or other memory), rendering it on a display (e.g., in a user interface generated by a software application program or App), or rendering it on a print medium (e.g., paper).

FIG. 19 shows a block diagram of an example system including a device configuration module, according to the systems and methods described herein. A non-limiting example of the system 1900 according to the principles described herein is illustrated in FIG. 19. The system 1900 includes at least one communication interface 1911, at least one memory 1912, and at least one processing unit 1913. The at least one processing unit 1913 is communicatively coupled to the at least one communication interface 1911 and the at least one memory 1912. The at least one memory 1912 is configured to store processor-executable instructions 1914 and a device configuration module 1915. As described in greater detail herein, the device configuration module 1915 can be applied to determine, based on data 1916 representative of the DRC requirements of a semiconductor fabrication tool, an output of the device configuration module, as described herein. In a non-limiting example, the at least one processing unit 1913 executes the processor-executable instructions 1914 stored in the memory 1912 at least to provide the iterative computation described hereinabove. The at least one processing unit 1913 also executes processor-executable instructions 1914 to control the memory 1912 to store, or to control the communication interface 1911 to transmit 1917, an output of the device configuration module, as described herein, to, e.g., a user interface, a controller for a semiconductor fabrication tool, a database, or a server.

FIG. 20 shows an example architecture of an illustrative computer system 2000 that can be employed to implement any of the systems and methods described herein. The computer system 2000 of FIG. 20 includes one or more processors 2020 communicatively coupled to memory 2025, one or more communications interfaces 2005, and one or more output devices 2010 (e.g., one or more display units) and one or more input devices 2015.

In the computer system 2000 of FIG. 20, the memory 2025 may comprise any computer-readable storage media, and may store computer instructions such as processor-executable instructions for implementing the various functionalities described herein for respective systems, as well as any data relating thereto, generated thereby, or received via the communications interface(s) or input device(s). The processor(s) 2020 shown in FIG. 20 may be used to execute instructions stored in the memory 2025 and, in so doing, also may read from or write to the memory various information processed and or generated pursuant to execution of the instructions.

The example computer system 2000 also includes a device configuration module 2030. Device configuration module comprises processor-executable instructions for performing any of the methods described herein to provide, for example, an output of the device configuration module, as described herein. Processor 2020 can be used to execute the processor-executable instructions in connection with device configuration module 2030.

The processor 2020 of the computer system 2000 shown in FIG. 20 also may be communicatively coupled to or control the communications interface(s) 2005 to transmit or receive various information pursuant to execution of instructions. For example, the communications interface(s) 2005 may be coupled to a wired or wireless network, bus, or other communication means and may therefore allow the computer system 2000 to transmit information to and/or receive information from other devices (e.g., other computer systems). Communication interface(s) 2005 also may be in communication with an external network 2035. In some implementations, the communications interface(s) may be configured (e.g., via various hardware components or software components) to provide a website or applications program (an App) on an electronic device as an access portal to at least some aspects of the computer system 2000. Non-limiting examples of such electronic devices are tablets, slates, smartphones, electronic readers, or other similar electronic devices.

The output devices 2010 of the computer system 2000 shown in FIG. 20 may be provided, for example, to allow various information to be viewed or otherwise perceived in connection with execution of the instructions. The input device(s) 2015 may be provided, for example, to allow a user to make manual adjustments, make selections, enter data or various other information, or interact in any of a variety of manners with the processor during execution of the instructions of the device configuration module.

While various inventive embodiments have been described and illustrated herein, those of ordinary skill in the art will readily envision a variety of other means and/or structures for performing the function and/or obtaining the results and/or one or more of the advantages described herein, and each of such variations and/or modifications is deemed to be within the scope of the inventive embodiments described herein. More generally, those skilled in the art will readily appreciate that all parameters, dimensions, materials, and configurations described herein are meant to be examples and that the actual parameters, dimensions, materials, and/or configurations will depend upon the specific application or applications for which the inventive teachings is/are used. Those skilled in the art will recognize, or be able to ascertain using no more than routine experimentation, many equivalents to the specific inventive embodiments described herein. It is, therefore, to be understood that the foregoing embodiments are presented by way of example only and that inventive embodiments may be practiced otherwise than as specifically described. Inventive embodiments of the present disclosure are directed to each individual feature, system, article, material, kit, and/or method described herein. In addition, any combination of two or more such features, systems, articles, materials, kits, and/or methods, if such features, systems, articles, materials, kits, and/or methods are not mutually inconsistent, is included within the inventive scope of the present disclosure.

The above-described embodiments of the invention may be implemented in any of numerous ways, including through implementations provided in FIGS. 1A to 20 attached hereto. For example, some embodiments may be implemented using hardware, software or a combination thereof. When any aspect of an embodiment is implemented at least in part in software, the software code may be executed on any suitable processor or collection of processors, whether provided in a single device or computer or distributed among multiple devices/computers.

Also, the technology described herein may be embodied as a method, of which at least one example has been provided. The acts performed as part of the method may be ordered in any suitable way. Accordingly, embodiments may be constructed in which acts are performed in an order different than illustrated, which may include performing some acts simultaneously, even though shown as sequential acts in illustrative embodiments.

All definitions, as defined and used herein, should be understood to control over dictionary definitions, definitions in documents incorporated by reference, and/or ordinary meanings of the defined terms.

The indefinite articles “a” and “an,” as used herein in the specification, unless clearly indicated to the contrary, should be understood to mean “at least one.”

The phrase “and/or,” as used herein in the specification, should be understood to mean “either or both” of the elements so conjoined, i.e., elements that are conjunctively present in some cases and disjunctively present in other cases. Multiple elements listed with “and/or” should be construed in the same fashion, i.e., “one or more” of the elements so conjoined. Other elements may optionally be present other than the elements specifically identified by the “and/or” clause, whether related or unrelated to those elements specifically identified. Thus, as a non-limiting example, a reference to “A and/or B”, when used in conjunction with open-ended language such as “comprising” can refer, in one embodiment, to A only (optionally including elements other than B); in another embodiment, to B only (optionally including elements other than A); in yet another embodiment, to both A and B (optionally including other elements); etc.

As used herein in the specification, “or” should be understood to have the same meaning as “and/or” as defined above. For example, when separating items in a list, “or” or “and/or” shall be interpreted as being inclusive, i.e., the inclusion of at least one, but also including more than one, of a number or list of elements, and, optionally, additional unlisted items. Only terms clearly indicated to the contrary, such as “only one of” or “exactly one of,” or “consisting of,” will refer to the inclusion of exactly one element of a number or list of elements. In general, the term “or” as used herein shall only be interpreted as indicating exclusive alternatives (i.e. “one or the other but not both”) when preceded by terms of exclusivity, such as “either,” “one of,” “only one of,” or “exactly one of.”

As used herein in the specification, the phrase “at least one,” in reference to a list of one or more elements, should be understood to mean at least one element selected from any one or more of the elements in the list of elements, but not necessarily including at least one of each and every element specifically listed within the list of elements and not excluding any combinations of elements in the list of elements. This definition also allows that elements may optionally be present other than the elements specifically identified within the list of elements to which the phrase “at least one” refers, whether related or unrelated to those elements specifically identified. Thus, as a non-limiting example, “at least one of A and B” (or, equivalently, “at least one of A or B,” or, equivalently “at least one of A and/or B”) can refer, in one embodiment, to at least one, optionally including more than one, A, with no B present (and optionally including elements other than B); in another embodiment, to at least one, optionally including more than one, B, with no A present (and optionally including elements other than A); in yet another embodiment, to at least one, optionally including more than one, A, and at least one, optionally including more than one, B (and optionally including other elements); etc.

In the claims, as well as in the specification above, all transitional phrases such as “comprising,” “including,” “carrying,” “having,” “containing,” “involving,” “holding,” “composed of,” and the like are to be understood to be open-ended, i.e., to mean including but not limited to. Only the transitional phrases “consisting of” and “consisting essentially of” shall be closed or semi-closed transitional phrases, respectively, as set forth in the United States Patent Office Manual of Patent Examining Procedures, Section 2111.03.

Orcutt, Jason, Stojanovic, Vladimir Marko, Popovic, Milos A., Shainline, Jeffrey Michael

Patent Priority Assignee Title
Patent Priority Assignee Title
10374118, Jun 30 2015 Massachusetts Institute of Technology Silicon germanium photodetector apparatus and other semiconductor devices including curved-shape silicon germanium structures
10978608, Jun 30 2015 Massachusetts Institute of Technology Semiconductor devices with curved-shape silicon germanium structures and optical resonator structures
10996538, Jun 12 2013 COLORADO, UNIVERSITY OF Optical modulator from standard fabrication processing
11105974, Jun 30 2015 Massachusetts Institute of Technology Waveguide-coupled silicon-germanium photodetectors and fabrication methods for same
3593191,
4096512, Mar 09 1977 QUAESTUS CORPORATION D B A QUALITY TECHNOLOGIES CORPORATION Monolithic light detector
4828350, Jan 17 1986 The Board of Trustees of the Leland Stanford Junior University Fiber optic mode selector
4933021, Nov 14 1988 Electric Power Research Institute Monolithic series-connected solar cells employing shorted p-n junctions for electrical isolation
5107319, May 31 1989 Siemens Aktiengesellschaft Monolithically integrated photodiode-FET combination
5525828, Oct 31 1991 International Business Machines Corporation High speed silicon-based lateral junction photodetectors having recessed electrodes and thick oxide to reduce fringing fields
5658811, Mar 24 1994 Hitachi, Ltd. Method of manufacturing a semiconductor device
5790583, Feb 25 1995 Northwestern University Photonic-well Microcavity light emitting devices
5793913, Jul 10 1996 NORTEL NETWORKS UK LIMITED Method for the hybrid integration of discrete elements on a semiconductor substrate
5825799, May 25 1995 Northwestern University Microcavity semiconductor laser
5917967, May 21 1997 INTEGRATED PHOTONIC DEVICES CORPORATION Techniques for forming optical electronic integrated circuits having interconnects in the form of semiconductor waveguides
6665476, Sep 29 2000 Sarnoff Corporation Wavelength selective optical add/drop multiplexer and method of manufacture
6759675, May 02 2001 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Optical device and method therefor
6819837, May 31 2002 Matsushita Electric Industrial Co., Ltd. Method of temporarily adjusting the index of refraction of ring resonator with precision laser micromachining
6858912, Aug 16 2000 CHEMTRON RESEARCH LLC Photodetector circuit
6873021, Dec 02 2003 Texas Instruments Incorporated MOS transistors having higher drain current without reduced breakdown voltage
6947632, Jan 03 2002 METHOD OF IMPLEMENTING THE KERR EFFECT IN AN INTEGRATED RING RESONATOR (THE KERR INTEGRATED OPTICAL RING FILTER) TO ACHIEVE ALL-OPTICAL WAVELENGTH SWITCHING, AS WELL AS ALL-OPTICAL TUNABLE FILTERING, ADD-AND -DROP MULTIPLEXING, SPACE SWITCHING AND OPTICAL INTENSITY MODULATION
7050212, Nov 22 2002 California Institute of Technology Active mode-locked lasers and other photonic devices using electro-optic whispering gallery mode resonators
7075165, May 29 2003 Applied Materials, Inc Embedded waveguide detectors
7151881, May 29 2003 Applied Materials, Inc Impurity-based waveguide detectors
7343067, Sep 05 2003 Massachusetts Institute of Technology Precise and permanent modification of the resonant frequency of a dielectric microcavity and correction of frequency shifts in dielectric coupled-resonator filters
7397101, Jul 08 2004 Cisco Technology, Inc Germanium silicon heterostructure photodetectors
7400796, Jul 08 2003 OEWAVES, INC Whispering-gallery-mode resonator architectures and manufacturing processes
7400797, Oct 06 2004 Corning Incorporated Transverse closed-loop resonator
7420207, Dec 20 2004 Samsung Electronics Co., Ltd. Photo-detecting device and related method of formation
7449712, Jun 30 2005 Intellectual Ventures II LLC CMOS image sensor and method for fabricating the same
7539418, Sep 16 2005 Oracle America, Inc Integrated ring modulator array WDM transceiver
7583874, Oct 31 2007 Massachusetts Institute of Technology Controlling optical resonances via optically induced potentials
7616850, Apr 09 2008 National Technology & Engineering Solutions of Sandia, LLC Wavelength-tunable optical ring resonators
7639104, Mar 09 2007 SEMICONDUCTOR MANUFACTURING INTERNATIONAL SHANGHAI CORPORATION Method for temperature compensation in MEMS resonators with isolated regions of distinct material
7667200, Dec 05 2007 National Technology & Engineering Solutions of Sandia, LLC Thermal microphotonic sensor and sensor array
7672558, Jan 12 2004 Honeywell International, Inc. Silicon optical device
7751655, Jul 27 2007 Hewlett Packard Enterprise Development LP Micro-ring optical detector/modulator
7760980, Sep 01 2005 Applied Materials, Inc Ridge technique for fabricating an optical detector and an optical waveguide
7820970, Dec 05 2007 National Technology & Engineering Solutions of Sandia, LLC Fabrication of thermal microphotonic sensors and sensor arrays
7826688, Oct 21 2005 Cisco Technology, Inc Enhancing the sensitivity of resonant optical modulating and switching devices
7853108, Dec 29 2006 Massachusetts Institute of Technology Fabrication-tolerant waveguides and resonators
7894696, Jun 28 2005 California Institute of Technology Integrated optical modulator
7941014, Apr 09 2008 National Technology & Engineering Solutions of Sandia, LLC Optical waveguide device with an adiabatically-varying width
7983517, Apr 09 2008 National Technology & Engineering Solutions of Sandia, LLC Wavelength-tunable optical ring resonators
8017419, Feb 16 2005 The Trustees of Columbia University in the City of New York All-silicon raman amplifiers and lasers based on micro ring resonators
8068706, Dec 29 2006 Massachusetts Institute of Technology Fabrication-tolerant waveguides and resonators
8178382, Aug 14 2008 GLOBALFOUNDRIES Inc Suspended germanium photodetector for silicon waveguide
8326098, Mar 12 2008 COMMISSARIAT À L ÉNERGIE ATOMIQUE ET AUX ÉNERGIES ALTERNATIVES; Centre National de la Recherche Scientifique Gallery-mode microdisc system for electrically pumped optical sources
8399949, Jun 30 2011 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Photonic systems and methods of forming photonic systems
8410568, Aug 29 2008 TEL VENTURE CAPITAL, INC Integrated photodiode for semiconductor substrates
8472489, Sep 18 2007 The University of Tokyo Light emitting device
8519806, Jun 08 2009 STMICROELECTRONICS FRANCE Bulk-mode resonator having at least partially filled open cavities
9142578, Jun 26 2013 Renesas Electronics Corporation Semiconductor integrated circuit device
9176241, Aug 03 2011 Koninklijke Philips Electronics N V Position-sensitive readout modes for digital silicon photomultiplier arrays
9231131, Jan 07 2014 International Business Machines Corporation Integrated photodetector waveguide structure with alignment tolerance
9377581, May 08 2013 MELLANOX TECHNOLOGIES, INC Enhancing the performance of light sensors that receive light signals from an integrated waveguide
9391225, Jun 11 2013 National Technology & Engineering Solutions of Sandia, LLC Two-dimensional APDs and SPADs and related methods
9748429, Jun 11 2013 National Technology & Engineering Solutions of Sandia, LLC Avalanche diode having reduced dark current and method for its manufacture
9806112, May 02 2016 Huawei Technologies Co., Ltd. Electrostatic discharge guard structure
9978890, Feb 23 2017 Cisco Technology, Inc. Germanium multi-directional detector
20020039470,
20020109153,
20020154878,
20030104765,
20030123780,
20030136440,
20030183892,
20030223695,
20040100675,
20040146431,
20040160658,
20040188794,
20050051767,
20050053347,
20060039666,
20060109542,
20060133754,
20060197959,
20060215949,
20060245693,
20070230854,
20080166095,
20080238796,
20080272395,
20090116788,
20090180748,
20090191657,
20090263078,
20100002994,
20100061416,
20100209038,
20110012221,
20110012693,
20110026879,
20110037133,
20110044362,
20110073989,
20110075967,
20110089518,
20110176762,
20110235962,
20120255599,
20120257850,
20130001723,
20130015760,
20130224952,
20140193115,
20140203388,
20150036964,
20150311376,
20150331183,
20160139487,
20160171149,
20160300972,
20160313577,
20160351743,
20160370607,
20170040362,
20170040469,
20170040487,
20170131389,
20180190698,
20190326468,
JP2001526000,
JP2004252311,
JP2009258257,
JP2010015041,
JP2013505485,
WO2006022931,
WO2010055826,
WO2012122981,
WO2013051095,
WO9853535,
//////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 03 2015ORCUTT, JASONMassachusetts Institute of TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0564470903 pdf
Aug 05 2015SHAINLINE, JEFFREY MICHAELUniversity of ColoradoASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0563670115 pdf
Aug 05 2015STOJANOVIC, VLADIMIR MARKOMassachusetts Institute of TechnologyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0564470903 pdf
Aug 06 2015POPOVIC, MILOS A University of ColoradoASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0563670115 pdf
Apr 26 2021Massachusetts Institute of Technology(assignment on the face of the patent)
Apr 26 2021University of Colorado(assignment on the face of the patent)
Date Maintenance Fee Events
Apr 26 2021BIG: Entity status set to Undiscounted (note the period is included in the code).


Date Maintenance Schedule
May 21 20274 years fee payment window open
Nov 21 20276 months grace period start (w surcharge)
May 21 2028patent expiry (for year 4)
May 21 20302 years to revive unintentionally abandoned end. (for year 4)
May 21 20318 years fee payment window open
Nov 21 20316 months grace period start (w surcharge)
May 21 2032patent expiry (for year 8)
May 21 20342 years to revive unintentionally abandoned end. (for year 8)
May 21 203512 years fee payment window open
Nov 21 20356 months grace period start (w surcharge)
May 21 2036patent expiry (for year 12)
May 21 20382 years to revive unintentionally abandoned end. (for year 12)