Multiple low noise amplifiers (LNAs) with combined outputs are disclosed. In an exemplary design, an apparatus includes a front-end module and an integrated circuit (IC). The front-end module includes a plurality of LNAs having outputs that are combined. The IC includes receive circuits coupled to the plurality of LNAs via a single interconnection. In an exemplary design, each of the plurality of LNAs may be enabled or disabled via a respective control signal for that LNA. The front-end module may also include receive filters coupled to the plurality of LNAs and a switchplexer coupled to the receive filters. The front-end module may further include at least one power amplifier, and the IC may further include transmit circuits coupled to the at least one power amplifier.
|
1. An apparatus comprising:
a first circuit comprising a first plurality of low noise amplifiers (LNAs) each having an input and having outputs that are combined to form a first combined output, the first plurality of LNAs being for a first radio technology;
a second circuit comprising a second plurality of LNAs each having an input and having outputs that are combined to form a second combined output, the first plurality of LNAs being distinct from the second plurality of LNAs, the second plurality of LNAs being for the first radio technology;
a selecting device configured to select at least one LNA of the first or second plurality of LNAs to amplify an input radio frequency (rf) signal and provide an amplified rf signal;
a first duplexer coupled to a first switch of the selecting device and a second duplexer coupled to a second switch of the selecting device, the first duplexer and the second duplexer coupled to the input of respective LNAs of the first plurality of LNAs;
a third duplexer coupled to a third switch of the selecting device and a fourth duplexer coupled to a fourth switch of the selecting device, the third duplexer and the fourth duplexer coupled to the input of respective LNAs of the second plurality of LNAs;
a first power amplifier coupled to the first duplexer via a fifth switch and to the second duplexer via a sixth switch;
a second power amplifier coupled to the third duplexer via a seventh switch and to the fourth duplexer via an eighth switch, wherein the selecting device is distinct from one or more of the fifth switch, the sixth switch, the seventh switch, and the eighth switch; and
an integrated circuit (IC), distinct from the first circuit and the second circuit, comprising:
first receive circuits to process the amplified rf signal via a first interconnection coupled to the first combined output of the first plurality of LNAs and comprising a first amplifier having an input coupled to the first interconnection and an output coupled to a first mixer, wherein the first amplifier is bypassable,
second receive circuits to process the amplified rf signal via a second interconnection coupled to the second combined output of the second plurality of LNAs and comprising a second amplifier having an input coupled to the second interconnection and an output coupled to a second mixer, and
a first transmit circuit coupled to the first power amplifier and a second transmit circuit coupled to the second power amplifier.
20. An apparatus comprising:
a module implemented in a package and comprising a first i/O port, a second i/O port, and a plurality of circuits attached to a circuit board, the plurality of circuits comprising:
first and second means for filtering an input radio frequency (rf) signal to provide first respective filtered rf signals;
third and fourth means for filtering the input rf signal to provide second respective filtered rf signals;
a first plurality of means for amplifying the first respective filtered rf signals for a first radio technology, each of the first plurality of amplifying means coupled to a respective one of the first and second means for filtering, the first plurality of amplifying means having outputs that are combined to form a combined output coupled to a first interconnection via the first i/O port;
a second plurality of means for amplifying the second respective filtered rf signals for the first radio technology, each of the second plurality of amplifying means coupled to a respective one of the third and fourth means for filtering, the second plurality of amplifying means having outputs that are combined to form a combined output coupled to a second interconnection via the second i/O port, the second plurality of amplifying means being separate from the first plurality of amplifying means;
a selecting device to select one of the amplifying means, the selected amplifying means configured to amplify one of the respective filtered rf signals to provide an amplified rf signal, the first and second means for filtering coupled to respective first and second switches of the selecting device and the third and fourth means for filtering coupled to respective third and fourth switches of the selecting device;
a first power amplifying means coupled to the first means for filtering via at least a fifth switch; and
a second power amplifying means coupled to the third means for filtering via at least a sixth switch;
first means for receiving the amplified rf signal via the first interconnection at an integrated circuit (IC), the first means for receiving comprising third means for amplifying and first means for downconverting at the IC the amplified rf signal received via the first interconnection, wherein the third means for amplifying is bypassable; and
second means for receiving the amplified rf signal via the second interconnection at the IC, the IC being separate from the module, the second means for receiving comprising fourth means for amplifying and second means for downconverting at the IC the amplified rf signal received via the second interconnection, wherein the selecting device is distinct from one or more of the fifth switch and the sixth switch.
18. A method comprising:
filtering by at least one duplexer of a plurality of duplexers, included in a front-end module comprising a plurality of integrated circuit (IC) dies mounted on a substrate, an input radio frequency (rf) signal to provide a filtered rf signal;
selecting, through a selecting device, one low noise amplifier (LNA) of a first plurality or a second plurality of LNAs included in the front-end module, the first plurality of LNAs each having an input and having outputs that are combined and the second plurality of LNAs each having an input and having outputs that are combined, the first plurality of LNAs being distinct from the second plurality of LNAs, the first plurality of LNAs being for a first radio technology and the second plurality of LNAs being for the first radio technology, wherein a first duplexer of the plurality of duplexers coupled to a first switch of the selecting device and a second duplexer of the plurality of duplexers coupled to a second switch of the selecting device, the first duplexer and the second duplexer are coupled to the input of respective LNAs of the first plurality of LNAs and coupled to a first power amplifier via one or more additional switches, and wherein a third duplexer of the plurality of duplexers is coupled to a third switch of the selecting device and a fourth duplexer of the plurality of duplexers is coupled to a fourth switch of the selecting device, the third duplexer and the fourth duplexer are coupled to the input of respective LNAs of the second plurality of LNAs and coupled to a second power amplifier via one or more additional switches, wherein the selecting device is distinct from one or more of the additional switches;
amplifying the filtered rf signal for the selected LNA;
receiving at a first or second receive circuit included in another IC, distinct from the front-end module, the amplified input rf signal from the selected LNA via a first or second interconnection between respective i/O ports of the front-end module and respective i/O ports of the another IC, the first receive circuit comprising a first amplifier having an input coupled to the first interconnection and an output coupled to a first mixer, wherein the first amplifier is bypassable, and the second receive circuit comprising a second amplifier having an input coupled to the second interconnection and an output coupled to a second mixer; and
amplifying and thereafter downconverting the received amplified input rf signal,
wherein a first i/O port of the respective i/O ports of the front-end module is coupled to the combined output of the first plurality of LNAs, and a second i/O port of the respective i/O ports of the front-end module is coupled to the combined output of the second plurality of LNAs.
2. The apparatus of
3. The apparatus of
4. The apparatus of
a first transistor having a gate configured to receive an input radio frequency (rf) signal; and
a second transistor having a drain coupled to a summing node and a source coupled to a drain of the first transistor.
5. The apparatus of
a first transistor having a gate configured to receive an input radio frequency (rf) signal and a drain coupled to a summing node.
6. The apparatus of
a second transistor having a source coupled to the summing node and a drain configured to provide an amplified rf signal.
7. The apparatus of
a common gate stage configured to provide bias current for the first plurality of LNAs; and
an amplifier coupled to the common gate stage.
8. The apparatus of
a single-ended LNA configured to receive a single-ended input radio frequency (rf) signal and configured to provide a single-ended amplified rf signal.
9. The apparatus of
a differential LNA configured to receive a differential input radio frequency (rf) signal and configured to provide a differential amplified rf signal.
10. The apparatus of
a load inductor shared by the plurality of LNAs.
11. The apparatus of
an adjustable capacitor coupled in parallel with the load inductor.
12. The apparatus of
13. The apparatus of
14. The apparatus of
15. The apparatus of
16. The apparatus of
17. The apparatus of
19. The method of
conditioning, with transmit circuits residing on the another IC, an analog output signal to obtain an output rf signal; and
amplifying the output rf signal with a selected power amplifier among the first power amplifier and the second power amplifier residing on the front-end module.
|
The present Application for Patent claims priority to Provisional Application No. 61/524,250, entitled “Method and apparatus for RF front end area and component reduction” filed Aug. 16, 2011, and assigned to the assignee hereof and hereby expressly incorporated by reference herein.
The present disclosure relates generally to electronics, and more specifically to low noise amplifiers (LNAs).
A wireless device (e.g., a cellular phone or a smart phone) in a wireless communication system may transmit and receive data for two-way communication. The wireless device may include a transmitter for data transmission and a receiver for data reception. For data transmission, the transmitter may modulate a radio frequency (RF) carrier signal with data to obtain a modulated RF signal, amplify the modulated RF signal to obtain an output RF signal having the proper output power level, and transmit the output RF signal via an antenna to a base station. For data reception, the receiver may obtain a received RF signal via the antenna and may amplify and process the received RF signal to recover data sent by the base station.
A wireless device may include multiple receivers to support different frequency bands, different radio technologies, receive diversity, etc. It is desirable to implement the receivers to achieve good performance while reducing circuitry and cost.
The detailed description set forth below is intended as a description of exemplary designs of the present disclosure and is not intended to represent the only designs in which the present disclosure can be practiced. The term “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other designs. The detailed description includes specific details for the purpose of providing a thorough understanding of the exemplary designs of the present disclosure. It will be apparent to those skilled in the art that the exemplary designs described herein may be practiced without these specific details. In some instances, well-known structures and devices are shown in block diagram form in order to avoid obscuring the novelty of the exemplary designs presented herein.
A wireless device comprising multiple LNAs with combined outputs is described herein. Combining the LNA outputs may reduce interconnections, input/output (I/O) ports, circuitry, circuit area, cost, etc., as described below.
Wireless device 110 may also be referred to as a user equipment (UE), a mobile station, a terminal, an access terminal, a subscriber unit, a station, etc. Wireless device 110 may be a cellular phone, a smart phone, a tablet, a wireless modem, a personal digital assistant (PDA), a handheld device, a laptop computer, a smartbook, a netbook, a cordless phone, a wireless local loop (WLL) station, a Bluetooth device, etc. Wireless device 110 may be capable of communicating with wireless system 120 and/or 122. Wireless device 110 may also be capable of receiving signals from broadcast stations (e.g., a broadcast station 134). Wireless device 110 may also be capable of receiving signals from satellites (e.g., a satellite 150) in one or more global navigation satellite systems (GNSS). Wireless device 110 may support one or more radio technologies for wireless communication such as LTE, cdma2000, WCDMA, GSM, 802.11, etc.
In the exemplary design shown in
In the exemplary design shown in
Data processor/controller 280 may perform various functions for wireless device 110. For example, data processor 280 may perform processing for data being received via receivers 250 and transmitted via transmitters 270. Controller 280 may control the operation of switchplexer 240 and/or 242, input circuits 252, LNAs 260, receive circuits 262, transmit circuits 272, PAs 274, output circuits 276, or a combination thereof. A memory 282 may store program codes and data for data processor/controller 280. Data processor/controller 280 may be implemented on one or more application specific integrated circuits (ASICs) and/or other ICs.
It may be desirable to implement the circuits for receivers on a wireless device in multiple modules. A module is a unit that can include any circuits and further includes I/O ports via which signals can be transmitted and received by the circuits in the module. For example, a module may be an IC die/chip (e.g., an RFIC), an IC package, a hybrid module, a circuit card, etc. A module may comprise a single component such as an IC die/chip. A module may also comprise an assembly of components. For example, a hybrid module may include a circuit board, a housing or an enclosure, and one or more I/O ports (e.g., RF connectors). The circuit board may comprise an alumina substrate or some other substrate and may include passive and/or active devices such as inductors, resistors, discrete transistors, IC dies, etc. As another example, a module may include one or more IC dies mounted on a passive substrate, which may be composed of organic or non-organic material. The passive substrate may include interconnect traces, printed passive circuit components/elements (e.g., inductors), and discrete circuit components (e.g., capacitors, inductors, resistors, etc). A hybrid module may include circuits of one or more technologies, such as discrete field effect transistors (FETs) and/or IC dies attached to a circuit board containing interconnection traces. A front-end module is a module that includes circuits (e.g., switchplexer, filter, duplexer, amplifiers, impedance matching circuits, etc.) located close to an antenna for transmitters and/or receivers. A module may comprise different circuit components but may be treated as a single component. A module may be implemented on a closed or an opened package. Some examples of modules include a front-end module, a power amplifier module (PAM), and a system-in-a-package (SiP) module. A front-end module may be a hybrid module, an IC die, an IC package, etc. Different modules may be implemented in different manners and may be more suitable and economical for different circuits. For example, a hybrid module may be more suitable for filters, impedance matching circuits, micro-electro-mechanical systems (MEMS) switches, etc. An IC die may be more suitable for semiconductor circuits such as amplifiers, semiconductor switches, etc.
A module may be associated with various characteristics. For example, a module may be associated with its own power supply and circuit ground connections. A module may also be treated as a single unit during circuit design and manufacturing.
In the exemplary design shown in
As shown in
The N LNAs 360a to 360n in RFIC 330 may be connected to the N impedance matching circuits 354a to 354n in front-end module 320 via N interconnections 370a to 370n, one interconnection 370 for each LNA 360. Each interconnection 370 is between one I/O port 372 on front-end module 320 and one I/O port 374 in RFIC 330. N I/O ports 372a to 372n on front-end module 320 and N I/O ports 374a to 374n on RFIC 330 may be used for the N interconnections 370a to 370n between front-end module 320 and RFIC 330. There may be many interconnections 370 between front-end module 320 and RFIC 330 if a wireless device supports a number of frequency bands and/or a number of radio technologies. There may also be many I/O ports 372 on front-end module 320 and also many I/O ports 374 on RFIC 330 to support the many interconnections between these two modules.
In an aspect, LNAs with combined outputs may be used in order to reduce the number of interconnections between modules implementing receivers in a wireless device. The LNAs may be implemented on a front-end module and may be coupled directly to receive filters. Receive circuits may be implemented on an RFIC. The outputs of the LNAs may be combined. A single interconnection between the front-end module and the RFIC may then be used for all LNAs whose outputs are combined. Combining the LNA outputs may greatly reduce the number of interconnections between the modules as well as the number of I/O ports on each module. Combining the LNA outputs may also reduce circuitry, circuit area, and cost and may also provide other benefits such as improved performance.
In the exemplary design shown in
In an exemplary design, receive circuits 462 include common circuits that can be shared by all N receivers 450a to 450n. In this exemplary design, the common circuits may have the same biasing for all frequency bands or different biasing for different frequency bands supported by receivers 450a to 450n. In another exemplary design, receive circuits 462 include separate circuits for each receiver 450 or each subset of receivers 450 of interest. In this exemplary design, the separate circuits for each receiver 450 or each subset of receivers 450 may be designed to provide good performance for one or more frequency bands supported by that receiver or that subset of receivers.
As shown in
As shown in
In an exemplary design, the N LNAs 460a to 460n may be individually enabled or disabled via N enable control signals Enb1 to EnbN, respectively. One LNA 460 for a selected frequency band may be enabled at any given moment, and remaining LNAs 460 may be disabled. In another exemplary design, multiple LNAs may be simultaneously enabled to amplify a received RF signal and provide an amplified RF signal.
In an exemplary design, N LNAs 460a to 460n may be coupled to a common summing node via N switches, which are not shown in
LNAs with combined outputs may be implemented in various manners. Several exemplary designs of LNAs with combined outputs are described below.
Within LNA 560a, an alternating current (AC) coupling capacitor 574a has one end receiving an input RF signal (Vin1) for LNA 560a and the other end coupled to a gate of an N-channel metal oxide semiconductor (NMOS) transistor 570a. A resistor 576a has one end receiving a first bias voltage (Vbias1a) for LNA 560a and the other end coupled to the gate of NMOS transistor 570a. NMOS transistor 570a has its drain coupled to the source of an NMOS transistor 580a and its source coupled to one end of an inductor 572a. The other end of inductor 572a is coupled to circuit ground. NMOS transistor 580a has its gate receiving a second bias voltage (Vbias1b) for LNA 560a and its drain coupled to a summing node A. NMOS transistor 580a provides an amplified RF signal (Vamp) when LNA 560a is enabled.
Each of the remaining LNAs 560b to 560n may be implemented in similar manner as LNA 560a. Each LNA 560x, where index xϵ{a, . . . , n}, includes NMOS transistors 570x and 580x, an inductor 572x, an AC coupling capacitor 574x, and a resistor 576x. For each LNA 560x, NMOS transistor 570x receives an input RF signal for that LNA via capacitor 574x and also receive a first bias voltage for that LNA via resistor 576x. For each LNA 560x, NMOS transistor 580x receives a second bias voltage for that LNA. An inductor 590 is coupled between a power supply voltage (Vdd) and node A. Inductor 590 is a load that is shared by the N LNAs 560a to 560n.
Within each LNA 560x, NMOS transistor 570x and inductor 572x form an input gain stage for an input RF signal. NMOS transistor 570x provide signal amplification for the input RF signal. Inductor 572x provides source degeneration for NMOS transistor 570x to improve the linearity of LNAs 560x. Inductor 572x may further provide input impedance matching looking into the gate of NMOS transistor 570x. NMOS transistor 580x is a cascode transistor that provides load isolation for NMOS transistor 570x and also provides signal drive for an amplified RF signal from LNA 560x. LNA 560x may be enabled or disabled based on the first bias voltage for NMOS transistor 570x and/or the second bias voltage for NMOS transistor 580x. The bias voltages for each LNA 560x may be generated based on an enable control signal for that LNA.
N different input RF signals Vin1 to VinN are provided to N LNAs 560a to 560n, respectively. The input RF signals for LNA 560a to 560n may be provided by N receive filters, e.g., receive filters 452a to 452n in
Each LNA 660x, where index xϵ{a, . . . , n}, includes an NMOS transistors 670x, a source degeneration inductor 672x, an AC coupling capacitor 674x, and a resistor 676x, which are coupled in the same manner as NMOS transistor 570a, inductor 572a, capacitor 574a, and resistor 576x in LNA 560a in
For each LNA 660x, NMOS transistor 670x receives an input RF signal (Vin) for that LNA via capacitor 674x and also receive a bias voltage (Vbias) for that LNA via resistor 676x. N different input RF signals Vin1 to VinN are provided to N LNAs 660a to 660n, respectively. N bias voltages Vbias1 to VbiasN are also provided to N LNAs 660a to 660n, respectively.
Within each LNA 660x, NMOS transistor 670x and inductor 672x form an input gain stage. Each LNA 660x may be enabled or disabled based on the bias voltage for that LNA, which may be generated based on an enable control signal for that LNA. NMOS transistor 680 is a common cascode transistor for all N LNAs 660a to 660n. Inductor 690 is a common load inductor for all N LNAs 660a to 660n.
Each LNA 760x, where index xϵ{a, . . . , n}, includes an NMOS transistors 770x and a source degeneration inductor 772x, which are coupled in the same manner as NMOS transistor 570a and inductor 572a in LNA 560a in
For each LNA 760x, NMOS transistor 770x receives an input RF signal (Vin) for that LNA. N different input RF signals Vin1 to VinN are provided to N LNAs 760a to 760n, respectively. Each LNA 760x may be enabled or disabled based on the bias voltage for that LNA (not shown in
Receive circuits 762 include a common gate stage 780, a bypassable amplifier 790, an AC coupling capacitor 748, and a mixer 750. Amplifier 790 includes NMOS transistors 792 and 794, a source degeneration inductor 796, and a load inductor 798, which are coupled in similar manner as NMOS transistors 570a and 580a and inductor 572a and 590 in
Common gate stage 780 on RFIC 730 supplies bias current to LNAs 760a to 760n on front-end module 720. Amplifier 790 may be bypassed by turning off NMOS transistor 792 via NMOS transistor 782. In particular, NMOS transistor 792 may be turned off by pulling its gate to a low voltage (e.g., to 0 Volts), which may be achieved by applying a high bias voltage at the gate of NMOS transistor 782. NMOS transistor 784 may be turned on and may operate as switch. As a result, the bias current of NMOS transistor 794 may be routed to NMOS transistor 770 in a selected/enabled LNA 760. An output signal from NMOS transistor 770 in the selected LNA 760 may be routed via NMOS transistor 784 to NMOS transistor 794. A cascode amplifier may be formed by NMOS transistors 770 and 794 (instead of NMOS transistors 792 and 794). Impedance matching to transmission line 776 may be achieved via the input impedance of common gate stage 780 and the ON resistance of NMOS transistor 784, which operates as a switch.
The exemplary design in
LNA 860a includes NMOS transistors 870a and 880a, an inductor 872a, a capacitor 874a, and a resistor 876a that are coupled in the same manner as NMOS transistors 570a and 580a, inductor 572a, capacitor 574a, and resistor 576a in
Each of the remaining LNAs 860b to 860n may be implemented in similar manner as LNA 860a. N differential input RF signals are provided to N LNAs 860a to 860n. Each differential input RF signal includes (i) a non-inverting input RF signal (e.g., Vin1p) provided to a first NMOS transistor in an associated LNA 860 and (ii) an inverting input RF signal (e.g., Vin1n) provided to a second NMOS transistor in the associated LNA 860. A differential amplified RF signal composed of a Vampp signal and a Vampn signal is provided via nodes E and F.
Differential LNAs 860a to 860n in
LNAs 560a to 560n in
Although not shown in
A wireless device may require a complex RF front-end due to proliferation of frequency bands and operating modes. Conventionally, PAs, duplexers, filters, and switches are implemented with discrete components. LNAs are typically located in a transceiver (e.g., an RFIC), and PAs are typically stand-alone. LNAs and PAs are typically separated from their associated filters and duplexers. Hence, many RF routing traces and impedance matching components are typically required between the filters and/or duplexers and their associated LNAs and PAs. Large board area is typically consumed by discrete PAs, discrete filters and/or duplexers, and interconnections between the filters and/or duplexers and their associated LNAs and PAs.
In another aspect, a more compact wireless device may be achieved by combining LNAs, PAs, duplexers, filters, and switches in one or more modules. LNAs and PAs may be monolithically integrated on the same IC die or may be implemented on different IC dies in the same package. Switches may be monolithically integrated with the LNAs and/or PAs or may be implemented on different IC dies in the same package. Combining LNAs, PAs, duplexers, filters, and switches may reduce interconnections, avoid impedance matching components, reduce board area, and possibly provide other benefits.
In the exemplary design shown in
In the exemplary design shown in
As shown in
The exemplary design in
In an exemplary design, an apparatus (e.g., a wireless device, an IC, a circuit module, etc.) may comprise a front-end module and an IC. The front-end module (e.g., front-end module 420 in
In an exemplary design, each of the plurality of LNAs may be enabled for disabled via a respective control signal for that LNA, e.g., as shown in
In an exemplary design, the front-end module may comprise at least one receive filter (e.g., filters 452a to 452n in
In an exemplary design, each of the plurality of LNAs may comprise a first transistor and a second transistor, e.g., as shown in
In another exemplary design, each of the plurality of LNAs may comprise a first transistor (e.g., NMOS transistor 670a in
In one exemplary design, each LNA may be a single-ended LNA receiving a single-ended input RF signal and providing a single-ended amplified RF signal, e.g., as shown in
In an exemplary design, the plurality of LNAs may comprise a load inductor (e.g., inductor 590 in
In an exemplary design, the plurality of LNAs (e.g., LNAs 960aa to 960al in
In an exemplary design, the front-end module may further comprise at least one power amplifier (e.g., PA 974a and/or 974b in
An analog output signal may be conditioned (e.g., amplified, filtered, upconverted, etc.) by transmit circuits residing on the IC to obtain an output RF signal (block 1018). The output RF signal may be amplified with a selected power amplifier among at least one power amplifier residing on the front-end module (block 1020).
Multiple LNAs with combined outputs, as described herein, may be implemented on an IC, an analog IC, an RFIC, a mixed-signal IC, an ASIC, a printed circuit board (PCB), an electronic device, etc. Multiple LNAs with combined outputs may be fabricated with various IC process technologies such as complementary metal oxide semiconductor (CMOS), NMOS, PMOS, bipolar junction transistor (BJT), bipolar-CMOS (BiCMOS), silicon germanium (SiGe), gallium arsenide (GaAs), heterojunction bipolar transistors (HBTs), high electron mobility transistors (HEMTs), silicon-on-insulator (SOI), etc.
An apparatus implementing multiple LNAs with combined outputs, as described herein, may be a stand-alone device or may be part of a larger device. A device may be (i) a stand-alone IC, (ii) a set of one or more ICs that may include memory ICs for storing data and/or instructions, (iii) an RFIC such as an RF receiver (RFR) or an RF transmitter/receiver (RTR), (iv) an ASIC such as a mobile station modem (MSM), (v) a module that may be embedded within other devices, (vi) a receiver, cellular phone, wireless device, handset, or mobile unit, (vii) etc.
In one or more exemplary designs, the functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Computer-readable media includes both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another. A storage media may be any available media that can be accessed by a computer. By way of example, and not limitation, such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer. Also, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations without departing from the scope of the disclosure. Thus, the disclosure is not intended to be limited to the examples and designs described herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Sahota, Gurkanwal Singh, Hadjichristos, Aristotele
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
3911364, | |||
4035728, | Jan 09 1975 | Nippon Electric Company, Ltd. | Diversity receiving system |
4035729, | May 21 1976 | ERICSSON GE MOBILE COMMUNICATIONS INC | Audio signal quality indicating circuit |
4246655, | Oct 18 1977 | Circuit for providing an indication of signal/noise ratio in a selector diversity system | |
4326294, | Feb 13 1979 | Nippon Telegraph & Telephone Corporation | Space diversity reception system having compensation means of multipath effect |
4715048, | May 02 1986 | HER MAJESTY IN RIGHT OF CANADA AS REPRESENTED BY THE MINISTER OF COMMUNICATIONS | Frequency offset diversity receiving system |
4742563, | Jun 11 1985 | NEC Corporation | System and method for diversity reception of signals |
4756023, | Jul 22 1985 | NEC Corporation | Diversity reception radio receiver |
4969207, | Mar 20 1987 | NTT Mobile Communications Network Inc | Radio receiver with reception deterioration compensation |
5056411, | Sep 15 1988 | GEC-Marconi Limited | Course recommendation display |
5128630, | May 03 1991 | Freescale Semiconductor, Inc | High speed fully differential operational amplifier |
5291519, | Feb 22 1991 | Renesas Electronics Corporation | Digital mobile communications terminal equipment and receiving method therefor |
5321850, | Oct 09 1991 | TELEFONAKTIEBOLAGET L M ERICSSON A CORP OF SWEDEN | Diversity radio receiver automatic frequency control |
5345601, | Aug 07 1991 | Small Power Communication Systems Research Laboratories Co., Ltd. | Harmonic-frequency communication system with improved diversity scheme |
5390342, | Mar 14 1990 | PIONEER ELECTRONIC CORPORATION, NO 4-1, MEGURO 1-CHOME, MEGURO-KU, TOKYO-TO, JAPAN | Receiver using selective diversity receiving system |
5559838, | Dec 01 1993 | Hitachi, Ltd. | Diversity receiving apparatus |
5566364, | Jan 31 1994 | NEC Corporation | Power saving portable radio communication device with diversity reception |
5694396, | Sep 30 1994 | THE CHASE MANHATTAN BANK, AS COLLATERAL AGENT | Method and apparatus for processing multicarrier signals |
5697083, | Sep 02 1994 | Mitsubishi Denki Kabushiki Kaisha | Diversity receiver |
5761613, | Dec 02 1994 | U.S. Philips Corporation | Diversity receiver |
5794159, | Aug 07 1996 | Nokia Technologies Oy | Dual band mobile station employing cross-connected transmitter and receiver circuits |
5805643, | Feb 26 1993 | Kabushiki Kaisha Toshiba | Diversity receiver system used in digital communication |
5805989, | Oct 05 1994 | Mitsubishi Denki Kabushiki Kaisha | Radio communication apparatus |
5835853, | Jan 12 1996 | Matsushita Electric Industrial Co., Ltd. | Two band receiver |
5940452, | Nov 29 1995 | Google Technology Holdings LLC | Dual mode radio subscriber unit having a diversity receiver apparatus and method therefor |
5999815, | Jul 08 1998 | Google Technology Holdings LLC | Method and apparatus for implementing diversity for a dual-mode communication unit |
5999990, | May 18 1998 | GENERAL DYNAMICS ADVANCED INFORMATION SYSTEMS, INC; GENERAL DYNAMICS MISSION SYSTEMS, INC | Communicator having reconfigurable resources |
6026288, | Dec 10 1996 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Communications system with an apparatus for controlling overall power consumption based on received signal strength |
6029052, | Jul 01 1997 | Telefonaktiebolaget LM Ericsson | Multiple-mode direct conversion receiver |
6040732, | Apr 09 1997 | Analog Devices, Inc | Switched-transconductance circuit within integrated T-switches |
6044254, | Dec 27 1996 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Receiving circuit |
6063961, | Jul 26 1996 | BASF Aktiengesellschaft | Process for preparing cocondensates of aspartic acid amines |
6069923, | Jan 31 1997 | Nokia Mobile Phones Limited | Method and a circuit arrangement for the processing of received signals in a telecommunication system |
6088348, | Jul 10 1998 | QUALCOMM INCORPORATED A DELAWARE CORP | Configurable single and dual VCOs for dual- and tri-band wireless communication systems |
6127886, | Oct 30 1997 | Macom Technology Solutions Holdings, Inc | Switched amplifying device |
6208844, | Feb 23 1999 | Cisco Technology, Inc | System and process for shared functional block communication transceivers with GPS capability |
6249687, | May 19 1998 | Siemens Aktiengesellschaft | Dual mode mobile phone using a multiplex type filter |
6407689, | Nov 01 2000 | Qualcomm Incorporated | Method and apparatus for controlling stages of a multi-stage circuit |
6424683, | Jan 22 1998 | LANTIQ BETEILIGUNGS-GMBH & CO KG | Circuit for demodulating two-dimensional data symbols transmitted by a carrier-based data transmission |
6430237, | Nov 16 1998 | Transamerica Business Credit Corporation | Method for accurate signal-to-interference measurement for wireless communication receivers |
6472947, | Oct 02 1998 | Robert Bosch GmbH | Multiple signal path antenna circuit having differential attenuation between signal paths |
6473601, | Aug 28 1998 | NEC Corporation | Reception diversity control method and diversity receiver |
6522895, | Dec 31 1998 | HIGHBRIDGE PRINCIPAL STRATEGIES, LLC, AS COLLATERAL AGENT | Integrated transmitter and receiver components for a dual-band transceiver |
6535725, | Mar 30 2001 | Intel Corporation | Interference reduction for direct conversion receivers |
6600759, | Dec 18 1998 | ZARLINK SEMICONDUCTOR INC | Apparatus for estimating jitter in RTP encapsulated voice packets received over a data network |
6600907, | Nov 02 1998 | LENOVO INNOVATIONS LIMITED HONG KONG | Wireless communication apparatus and power consumption reducing method thereof |
6600931, | Mar 30 2001 | RPX Corporation | Antenna switch assembly, and associated method, for a radio communication station |
6657498, | Mar 29 2001 | GCT Semiconductor, Inc. | Variable gain low-noise amplifier for a wireless terminal |
6806777, | Jan 02 2003 | Intel Corporation | Ultra wide band low noise amplifier and method |
6819941, | Oct 11 2001 | Qorvo US, Inc | Single output stage power amplification for multimode applications |
6888888, | Jun 26 2001 | Microsoft Technology Licensing, LLC | Simultaneous tuning of multiple channels using intermediate frequency sub-sampling |
6952594, | Nov 22 2002 | AVAGO TECHNOLOGIES WIRELESS IP SINGAPORE PTE LTD | Dual-mode RF communication device |
6954446, | Jun 25 2002 | MOTOROLA SOLUTIONS, INC | Multiple mode RF communication device |
6983132, | Jul 20 2002 | Samsung Electronics Co., Ltd. | Multi-band RF receiving method and apparatus in mobile communication system |
6985712, | Aug 27 2001 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | RF device and communication apparatus using the same |
6987950, | Jul 25 2002 | Qualcomm Incorporated | Radio with duplexer bypass capability |
7013166, | Feb 03 2003 | Google Technology Holdings LLC | Multi-carrier receiver architecture |
7024172, | Jun 15 2001 | Rockwell Collins, Inc | Direct conversion receiver using a dithered local oscillator to mitigate adjacent channel coherent interference |
7039377, | Jun 14 2002 | Conexant Systems, Inc | Switchable gain amplifier |
7123891, | Jun 28 1999 | Skyworks Solutions, Inc. | Wireless communications device allowing a soft handoff procedure in a mobile communications system |
7142042, | Aug 29 2003 | National Semiconductor Corporation | Nulled error amplifier |
7161423, | Jun 30 2004 | Qualcomm Incorporated | Parallel power amplifier and associated methods |
7167044, | May 10 2004 | LI, ZHENBIAO; O, KENNETH K | Dual-band CMOS front-end with two gain modes |
7187239, | May 20 2003 | Mediatek Incorporation | Multi-band low noise amplifier |
7187735, | Jan 28 2003 | Raytheon Company | Mixed technology MEMS/SiGe BiCMOS digitalized analog front end with direct RF sampling |
7187904, | Jun 03 2004 | Qualcomm Incorporated | Frequency translating repeater with low cost high performance local oscillator architecture |
7212788, | Aug 13 2002 | The Connectivity Patent Trust | Method and apparatus for signal power loss reduction in RF communication systems |
7224231, | Jan 24 2005 | RichWave Technology Corp. | Method for transforming output signals of a low-noise amplifier of a wireless transceiver |
7260377, | Dec 02 2002 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Variable-gain low noise amplifier for digital terrestrial applications |
7283851, | Apr 05 2004 | Qualcomm Incorporated | Power saving mode for receiver circuit blocks based on transmitter activity |
7299021, | Dec 28 2001 | Nokia Technologies Oy | Method and apparatus for scaling the dynamic range of a receiver for continuously optimizing performance versus power consumption |
7313368, | May 08 2003 | HUAWEI TECHNOLOGIES CO , LTD | Dual band transceiver architecture for wireless communication |
7317894, | Feb 26 2003 | JVC Kenwood Corporation | Satellite digital radio broadcast receiver |
7333831, | Feb 07 2005 | STMICROELECTRONICS INTERNATIONAL N V | Interchangeable receive inputs for band and system swappability in communication systems and related methods |
7356325, | Apr 04 2005 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Local oscillation routing plan applicable to a multiple RF band RF MIMO transceiver |
7403508, | Sep 22 2003 | MIMO RESEARCH, LLC | Multiband MIMO-based W-CDMA and UWB communications |
7444166, | Feb 12 2004 | Qualcomm Incorporated | Wireless diversity receiver with shared receive path |
7454181, | Mar 05 2004 | Qualcomm Incorporated | Multi-antenna receive diversity control in wireless communications |
7477106, | Dec 19 2002 | AMPLEON NETHERLANDS B V | Power amplifier with bias control |
7570111, | Jun 28 2007 | Rockwell Collins, Inc.; Rockwell Collins, Inc | Apparatus and method for wideband amplification of RF signals |
7599675, | Dec 12 2006 | CLUSTER, LLC; Optis Wireless Technology, LLC | Method and apparatus for receiving radio frequency signals |
7643847, | Feb 07 2003 | Qualcomm Incorporated | Versatile baseband signal input current splitter |
7643848, | Apr 13 2004 | Qualcomm, Incorporated | Multi-antenna transceiver system |
7697905, | Sep 10 2004 | Qualcomm Incorporated | Local oscillator feedthrough cancellation scheme to remove RF and baseband offsets |
7728664, | Nov 21 2006 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Low noise amplifier with multiple inputs and multiple outputs |
7751513, | May 04 2004 | Intel Corporation | Signal processing method, particularly in a radio-frequency receiver, and signal conditioning circuit |
7764726, | Dec 01 2004 | QUALOMM Incorporated; Qualcomm Incorporated | Systems, methods, and apparatus for jammer rejection |
7848724, | Dec 20 1999 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Variable gain amplifier for low voltage applications |
7869528, | Oct 31 2003 | Northrop Grumman Systems Corporation | Multi-carrier transceiver assembly |
7877075, | Jan 27 2004 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Signal mixer having a single-ended input and a differential output |
7911269, | Jan 19 2009 | Qualcomm Incorporated | Ultra low noise high linearity LNA for multi-mode transceiver |
7944298, | Dec 18 2007 | Qualcomm, Incorporated | Low noise and low input capacitance differential MDS LNA |
7949309, | Mar 14 2007 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Antenna system for use within a wireless communication device |
7952398, | Apr 27 2007 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Bias circuit for common-mode and semiconductor process voltage and temperature optimization for a receiver assembly |
8022772, | Mar 19 2009 | Qualcomm Incorporated | Cascode amplifier with protection circuitry |
8055229, | Jul 22 2008 | MACRONIX INTERNATIONAL CO , LTD | Low noise, highly linear amplifying stage and signal receiver using the same |
8063706, | Apr 23 2009 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Cascode CMOS RF power amplifier with programmable feedback cascode bias under multiple supply voltages |
8081672, | Oct 06 2004 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Method and system for channel estimation in a single channel (SC) single-input multiple-output (SIMO) system |
8090332, | Dec 12 2007 | Qualcomm Incorporated | Tracking filter for a receiver |
8090369, | May 01 2007 | Qualcomm Incorporated | User equipment capability handling in long-term evolution systems |
8139670, | Sep 21 2007 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Modular MIMO transceiver architecture |
8149955, | Jun 30 2008 | TELEFONAKTIEBOLAGET LM ERICSSON PUBL | Single ended multiband feedback linearized RF amplifier and mixer with DC-offset and IM2 suppression feedback loop |
8195117, | Nov 12 1998 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Integrated switchless programmable attenuator and low noise amplifier |
8208887, | May 22 2008 | Samsung Electronics Co., Ltd. | Receiving circuit including balun circuit and notch filter and operating method thereof |
8217723, | Nov 05 2009 | Texas Instruments Incorporated | Low noise amplifier circuit |
8242841, | Dec 05 2008 | CSR TECHNOLOGY INC | Receiver having multi-stage low noise amplifier |
8270927, | Mar 29 2004 | QUALCOM, Incorporated | Adaptive interference filtering |
8290449, | Sep 18 2007 | California Institute of Technology | Equalization of third-order intermodulation products in wideband direct conversion receiver |
8295778, | Jan 11 2008 | Apple Inc | Channel rank feedback in multiple-input multiple-output communication systems |
8306494, | Aug 14 2008 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Method and system for a single-ended input low noise amplifier with differential output |
8442473, | Nov 17 2011 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Methods of receiving and receivers |
8514015, | Dec 10 2008 | Qualcomm Incorporated | Amplifier with programmable off voltage |
8600315, | Mar 19 2007 | NXP USA, INC | Method and system for a configurable front end |
8600335, | Feb 08 2011 | QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD | Receiver comprising a plurality of selectable receive paths |
8626084, | May 13 2010 | Qualcomm Incorporated | Area efficient concurrent matching transceiver |
8676148, | Dec 02 2009 | Kabushiki Kaisha Toshiba | Differential amplifier circuit and wireless receiving apparatus |
8706069, | Nov 25 2008 | Silicon Laboratories Inc. | Integrated receivers and integrated circuit having integrated inductors |
9705537, | Sep 19 2008 | Qorvo US, Inc | Split low noise amplifier |
20020008575, | |||
20020061773, | |||
20020111163, | |||
20020132597, | |||
20020173337, | |||
20020193108, | |||
20030076797, | |||
20030081694, | |||
20030125040, | |||
20030148750, | |||
20030157915, | |||
20030176176, | |||
20030203743, | |||
20030206076, | |||
20030228851, | |||
20040087290, | |||
20040092243, | |||
20040113746, | |||
20040116086, | |||
20040121753, | |||
20040204104, | |||
20040219959, | |||
20040224643, | |||
20040253955, | |||
20040266356, | |||
20050039060, | |||
20050075077, | |||
20050079847, | |||
20050117663, | |||
20050118977, | |||
20050197090, | |||
20050215264, | |||
20050231290, | |||
20050265084, | |||
20050277387, | |||
20060009177, | |||
20060023745, | |||
20060061773, | |||
20060084469, | |||
20060121937, | |||
20060128322, | |||
20060128330, | |||
20060128338, | |||
20060146693, | |||
20060170503, | |||
20060189286, | |||
20060222100, | |||
20060234662, | |||
20060291428, | |||
20070042802, | |||
20070049332, | |||
20070060080, | |||
20070072577, | |||
20070105517, | |||
20070142013, | |||
20070177656, | |||
20070177693, | |||
20070184801, | |||
20070197170, | |||
20070197178, | |||
20070197204, | |||
20070202890, | |||
20070242784, | |||
20070243832, | |||
20070262817, | |||
20070262871, | |||
20080003967, | |||
20080004078, | |||
20080013654, | |||
20080117999, | |||
20080139151, | |||
20080204148, | |||
20080224770, | |||
20080224791, | |||
20080225971, | |||
20080261650, | |||
20080297259, | |||
20090124223, | |||
20090124227, | |||
20090227214, | |||
20090237161, | |||
20090243869, | |||
20090253456, | |||
20090290659, | |||
20090323779, | |||
20100019970, | |||
20100034094, | |||
20100040178, | |||
20100041359, | |||
20100105425, | |||
20100142440, | |||
20100195754, | |||
20100197263, | |||
20100210226, | |||
20100210272, | |||
20100210299, | |||
20100214184, | |||
20100225414, | |||
20100226327, | |||
20100232493, | |||
20100237947, | |||
20100253435, | |||
20100265875, | |||
20100271986, | |||
20100272051, | |||
20100291888, | |||
20100301946, | |||
20100311378, | |||
20100328155, | |||
20100330977, | |||
20110018635, | |||
20110044380, | |||
20110050319, | |||
20110084791, | |||
20110086603, | |||
20110110463, | |||
20110122972, | |||
20110150140, | |||
20110165848, | |||
20110193625, | |||
20110194504, | |||
20110204973, | |||
20110211533, | |||
20110217945, | |||
20110222443, | |||
20110222444, | |||
20110242999, | |||
20110250926, | |||
20110268048, | |||
20110268232, | |||
20110292844, | |||
20110299434, | |||
20110300810, | |||
20110304388, | |||
20120009886, | |||
20120013387, | |||
20120026862, | |||
20120044927, | |||
20120056681, | |||
20120057621, | |||
20120195237, | |||
20120236829, | |||
20120293265, | |||
20120294299, | |||
20120327825, | |||
20120329395, | |||
20130003617, | |||
20130003783, | |||
20130051284, | |||
20130114769, | |||
20130163492, | |||
20130217398, | |||
20130230080, | |||
20130231064, | |||
20130265892, | |||
20130315348, | |||
20130316668, | |||
20130316669, | |||
20130316670, | |||
20130329665, | |||
20140072001, | |||
20140113578, | |||
20140269853, | |||
CN101228702, | |||
CN101242158, | |||
CN101523967, | |||
CN101789805, | |||
CN1523912, | |||
CN1922795, | |||
EP1164719, | |||
EP1370012, | |||
EP1398887, | |||
EP1708372, | |||
EP1726098, | |||
EP1748567, | |||
EP1755230, | |||
EP1761076, | |||
EP1916767, | |||
EP2068583, | |||
EP2141818, | |||
EP2393205, | |||
EP2398285, | |||
GB2472978, | |||
JP11127300, | |||
JP2000013278, | |||
JP2000216696, | |||
JP2001285114, | |||
JP2002261880, | |||
JP2004015162, | |||
JP2006520143, | |||
JP2007324711, | |||
JP2008085793, | |||
JP2008519535, | |||
JP2009010826, | |||
JP2009130867, | |||
JP2009219023, | |||
JP2009502065, | |||
JP2009523338, | |||
JP2010016501, | |||
JP2010528545, | |||
JP2011015112, | |||
JP2011082669, | |||
JP2011091747, | |||
JP2011119807, | |||
JP5227234, | |||
JP7221684, | |||
JP730452, | |||
JP9027778, | |||
JP9116458, | |||
WO1050636, | |||
WO5039060, | |||
WO8103757, | |||
WO2002037686, | |||
WO2005062477, | |||
WO2005088847, | |||
WO2006050515, | |||
WO2006118538, | |||
WO2007012465, | |||
WO2007079987, | |||
WO2008059257, | |||
WO2008084539, | |||
WO2008092745, | |||
WO2008145604, | |||
WO2010059257, | |||
WO2011019850, | |||
WO2011050729, | |||
WO2011092005, | |||
WO2011138697, | |||
WO2012008705, | |||
WO2012049529, | |||
WO2013036794, | |||
WO2013131047, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 06 2012 | Qualcomm Incorporated | (assignment on the face of the patent) | / | |||
Feb 15 2012 | HADJICHRISTOS, ARISTOTELE | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028588 | /0274 | |
Feb 15 2012 | SAHOTA, GURKANWAL SINGH | Qualcomm Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028588 | /0274 |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Sep 03 2027 | 4 years fee payment window open |
Mar 03 2028 | 6 months grace period start (w surcharge) |
Sep 03 2028 | patent expiry (for year 4) |
Sep 03 2030 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 03 2031 | 8 years fee payment window open |
Mar 03 2032 | 6 months grace period start (w surcharge) |
Sep 03 2032 | patent expiry (for year 8) |
Sep 03 2034 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 03 2035 | 12 years fee payment window open |
Mar 03 2036 | 6 months grace period start (w surcharge) |
Sep 03 2036 | patent expiry (for year 12) |
Sep 03 2038 | 2 years to revive unintentionally abandoned end. (for year 12) |