A delta modulator comprising a feedback loop incorporating a cascade arrangement formed by a difference producer, a loop filter, a two-level quantizer, a clock pulse-controlled sampler and a feedback path. In order to optimize the signal/quantization noise ratio the minimum phase loop filter has such a phase characteristic that the phase shift in the feedback loop caused by the time delay of the sampler is replenished to approximately 180° with a certain margin, in a frequency range up to a certain cut-off frequency, the phase of the loop filter being constant above the cut-off frequency.

Patent
   4467291
Priority
Nov 23 1981
Filed
Nov 23 1981
Issued
Aug 21 1984
Expiry
Nov 23 2001
Assg.orig
Entity
Large
12
2
EXPIRED
1. In a delta modulator comprising a feedback loop incorporating a cascade arrangement formed by a difference producer, a loop filter, a two-level quantizer, a clock pulse controlled sampler and a feedback path from the output of the sampler to an input of the difference producer to another input of which the signal to be coded is applied, the improvement wherein the loop filter is a minimum-phase network having such a phase characteristic that phase shift in the feedback loop caused by the frequency-independent time delay of the sampler is restored to approximately 180° with a certain margin (m), in the frequency range having an upper side which is limited by the lowest frequency of the frequencies ω=π/τ and ω=π/T, wherein τ represents the frequency-independent time delay of the sampler and T represents the sampling period, the phase of the loop filter being constant above the upper side of the frequency range.
2. The invention according to claim 1 wherein the loop filter is connected in the feedback loop between the difference producer and the sampler.
3. The invention according to claim 1 wherein the loop filter is connected in the feedback path of the feedback loop between the output of the sampler and an input of the difference producer.

The invention relates to a delta modulator comprising a feedback loop incorporating a cascade arrangement formed by a difference producer, a loop filter, a two-level quantizer, a clock pulse-controlled sampler, and a feedback path from the output of the sampler to an input of the difference producer to another input of which the signal to be coded is applied, the sequence of the difference producer and the loop filter being irrelevant.

Such a delta modulator or delta-sigma modulaor is generally known. The loop filter thereof is usually in the form of a single or a double integrator.

It has already been proposed to implement the loop filter in what are commonly referred to as oversampled delta modulators as a higher order filter, to eliminate the quantization noise in the speech band.

The invention has for its object to optimize the loop filter as regards the signal-to-quantization noise ratio at the output of the delta modulator.

The delta modulator according to the invention is therefore characterized in that the loop filter is a minimum-phase network having such a phase characteristic that the phase shift in the feedback loop caused by the frequency independent time delay of the sampler is replenished to approximately 180° with a certain margin (m), in the frequency range which at the upper side is limited by the lowest frequency of the frequencies ω=π/τ and ω=π/T, wherein τ represents the frequency-independent time delay of the sampler and T represents the sampling period, the phase of the loop filter being constant above the cutoff frequency.

The invention is based on the recognition that a delta modulator or a delta-sigma modulator can be represented, at least approximately, by a linear feedback network incorporating a time delay (τ) and a noise source (N). The time delay represents the time delay produced by the sampler and the parasitic delays in the electronic components between the input and the output of the sampler. The noise source represents the quantization noise caused by the sampler itself, because of the fact that the output signal of the quantizer is sampled at clock instants.

Optimum filters for linear feedback networks are minimum-phase networks. Based on the recognition which underlies the invention, the optimum loop filter for a delta modulator or a delta-sigma modulator is a minimum-phase network the phase shift of which is still just compatible with maintaining the stability of the feedback loop. The sum of the phase resulting from the time delay (τ) and the phase of the loop filter must therefore not exceed 180°.

The invention will now be further described by way of example with reference to the Figures in the accompanying drawing wherein:

FIG. 1 shows the block diagram of a delta modulator,

FIG. 2 shows the block diagram of a delta-sigma modulator,

FIG. 3 shows the equivalent circuit diagram, based on the recognition of the invention, of the delta-sigma modulator shown in FIG. 2,

FIG. 4 shows some phase characteristics associated with the feedback network shown in FIG. 3,

FIG. 5 shows a phase characteristic and an associated amplitude characteristic on a logarithmic scale, of a minimum-phase loop filter,

FIG. 6 shows the phase characteristics of the optimum loop filters for different values of the time delay (τ).

FIG. 7 shows the signal-to-noise ratio-bit rate characteristics for different time delays (τ) and different phase margins (m);

FIG. 8 shows the ideal amplitude characteristic of the loop filter for a particular case and a practical approximation thereof; and

FIG. 9 shows an embodiment of the loop filter.

The delta modulator shown in FIG. 1 has an input 1 to which the signal to be encoded is applied. This input terminates in a difference producer 2 the output of which is connected to a two-level quantizer 3. The output of this quantizer is connected to a clock pulse-controlled sampler 4 at the output of which the coded input signal appears in a one bit code which is applied to the output 5 and the feedback path 6. This feedback path 6 which incorporates loop filter 7 [transfer function F(ω)] returns a portion of the output signal of sampler 4 in a filtered form to a second input of difference producer 2.

Moving the loop filter 7 to a position between the difference producer 2 and the quantizer 3 results in the delta-sigma modulator as shown in FIG. 2.

In many practical uses, the filter 7 is a single or a double integrator.

The invention is based on the recognition of the fact that the delta-sigma modulator as shown in FIG. 2 can be represented, at least approximately, by the linear feedback network as shown in FIG. 3, which incorporates the loop filter 7 [transfer function F(ω)], a time delay element 8 (delay τ), an amplifier 9 (gain Ae) and a noise source 10. The time delay produced by element 8 represents the time delay of sampler 4. The noise source 10 represents the quantization noise (N) which the sampler 4 adds to the output signal of the quantizer 3, because of the fact that the output signal is sampled at clock instants.

For a time delay τ=T, wherein T is the sampling period, the curve A of FIG. 4 shows the variation of the phase versus the (angular frequency ω. At the frequency ω=π/τ=π/T=ωos /2, that is to say at half the sampling frequency ωs the phase is -π.

In accordance with the invention, the loop filter 7 has a phase characteristic in accordance with curve B which shows the variation of argF(ω). The phase characteristic of filter 7 and element 8 together is represented by curve C. In the frequency range from zero to ω=ωo, the total phase is approximately -π with a certain margin (m). For m such a value will be chosen that the stability of the feedback loop in practical circumstances is ensured. The amplitude characteristic |F(ω)| and the phase characteristic argF(ω) of the optimum minimum-phase loop filter for τ=T, on a logarithmic frequency scale, are shown in FIG. 5.

For the feedback loop of FIG. 3 it holds that the frequency ω=ωo, at which the phase shift of the feedback loop passes through 180° (curve C, FIG. 4), the loop gain is precisely one. For the gain Ae it then holds:

Ae =1/|F(ωo)|

If the phase of the loop filter is zero at ω=ωo (curve B, FIG. 4), then it holds that:

Ae =1/Re F(ωo)

wherein ReF (ωo) represents the real portion of F(ω) at the frequency ω=ωo.

Several reasons can be given why a phase variation in accordance with curve B is optimal.

1. When arg F (ω) is greater than zero for ω>ωo, then the loop filter obtains a differentiating character, causing the differences between |F(ω)| at the baseband frequencies and |F(ω)| at the frequency ωo to decrease.

2. When the margin m for ω<ωo is taken greater than necessary with a view to the stability, then the difference between |F(ω)| at low frequencies and |F(ω)| at high frequencies decreases.

A decrease of the difference stated sub (1) and (2) will result in a lower signal-to-noise ratio in the baseband and consequently furnishes a result which is not so optimal.

In FIG. 6 the phase characteristic D illustrates the variation of arg F (ω) of an optimum loop filter for τ=T/2 and m=0. This may be compared with the curve E for τ=T and m≠0 (corresponds to curve B, FIG. 4).

The curve D results from the consideration that the sampling frequency ωs =2π/T must be at least twice the frequency ω=ωo at which the phase shift of the loop filter and the phase shift due to time delay τ together become greater than 180°. The upper limit of the frequency range in which the phase shift of the feedback loop is replenished by the loop filter to 180° is then located at ω=π/τ or ω=π/T, depending on which has the lowest value. For τ≧T the phase of the loop filter then varies in accordance with curve B, (FIG. 4) and for τ<T in accordance with a curve, for example curve D (FIG. 6) for τ=T/2, for which a bend accurs at the frequency ω=π/T at a value of the phase different from zero.

Because of the use of a minimum-phase loop filter which varies in accordance with curve D, |F(ω)| in the region of ω=π/T will differ more from |F(ω)| for low frequencies then when arg F (ω) varies above ω=π/T, as illustrated by the broken line. The feedback loop will then attenuate signals with the frequencies in the vicinity of ω=π/T to a greater extent, whereby the requirement that the sampling frequency ωs =2π/T be at least equal to twice the highest prevailing signal frequency is satisfied to a better extent.

Applicants have found that the signal-to-quantization noise ratio (S/N) of the modulator in a frequency band from zero to ωB may be expressed by:

S/N=(3π2 /8ωo T2),[∫(o,ωB)|1+H(ω)|-2 dω]-1

wherein H (ω)=F(ω) exp (-jτ)/|F (ωo | and ωo is the lowest value of the frequency values ω=π/τ and ω=π/T and T is the sampling period.

FIG. 7 shows some calculated S/N-characteristics as a function of the ratio of the bit rate fb to the upper limit of the considered frequency band fB=ωB /2π.

______________________________________
Curve Parameters
______________________________________
a τ = T/2, m = 0
b τ = T/2, m = 0.1 π
c τ = T/2, loop filter is an
ideal integrator
d τ = T, m = 0
e τ = T, m = 0.1 π
f τ = 1.25 T, m = 0.1 π
______________________________________

For a bit rate of 140 Mb/s and a video bandwidth of 5 MHz (fb/fB=28), curve f indicates an S/N ratio of 38 dB, which holds for sinusoidal signals without the use of noise weighting. This is equivalent to 58 dB on the basis of video signals and noise weighting.

The ideal amplitude characteristic of the loop filter on a logarithmic frequency scale for this case (curve f, FIG. 7) is represented by curve G in FIG. 8. The bode diagram of a practical approximation of the ideal characteristic is represented by curve H.

FIG. 9 shows an embodiment of the loop filter 7 for realizing the phase characteristic H. This filter is formed by the cascade arrangement of three RC-sections 11, 12 and 13 and two isolation amplifiers 14 and 15. The transfer function has the following poles and zero points:

______________________________________
Poles Zero points
______________________________________
1.0 MHz (2x) 15 MHz (2x)
6.25 MHz 70 MHz.
______________________________________

Roza, Engel

Patent Priority Assignee Title
4630007, Jun 12 1984 DOLBY LABORATORIES LICENSING CORPORATION, A CORP OF NEW YORK Delta modulated signal sampling rate converter using digital means
5027119, Jun 05 1989 Victor Company of Japan, Ltd. Noise shaping requantization circuit
5027120, May 26 1989 Marconi Communications Limited Delta-sigma converter with bandpass filter for noise reduction in receivers
5055843, Jan 31 1990 Analog Devices, Inc Sigma delta modulator with distributed prefiltering and feedback
5103228, Jun 22 1990 U.S. Philips Corporation Sigma-delta modulator
5534827, Mar 30 1992 Kabushiki Kaisha Toshiba Modulator
6563448, Apr 29 2002 Texas Instruments Incorporated Flexible sample rate converter for multimedia digital-to-analog conversion in a wireless telephone
7061415, Dec 05 2003 CIRRUS LOGIC INTERNATIONAL SEMICONDUCTOR LTD ; CIRRUS LOGIC INC Word length reduction circuit
7136001, Mar 08 2002 Thales Continuous-time integrating filter with minimum phase variation, and bandpass ΣΔ modulator using such a filter
7580452, Nov 17 2005 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Dynamic comparator system
9184754, Dec 12 2013 MEDIATEK INC. Analog-to-digital converting device and analog-to-digital converting method
9503038, Dec 12 2013 MEDIATEK INC. Current controlling device and signal converting apparatus applying the current controlling device
Patent Priority Assignee Title
3706944,
3896399,
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 23 1981U.S. Philips Corporation(assignment on the face of the patent)
Dec 07 1981ROZA, ENGELU S PHILIPS CORPORATION, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0039570815 pdf
Date Maintenance Fee Events
Dec 30 1987M170: Payment of Maintenance Fee, 4th Year, PL 96-517.
Feb 03 1992M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 18 1992ASPN: Payor Number Assigned.
Mar 26 1996REM: Maintenance Fee Reminder Mailed.
Aug 18 1996EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Aug 21 19874 years fee payment window open
Feb 21 19886 months grace period start (w surcharge)
Aug 21 1988patent expiry (for year 4)
Aug 21 19902 years to revive unintentionally abandoned end. (for year 4)
Aug 21 19918 years fee payment window open
Feb 21 19926 months grace period start (w surcharge)
Aug 21 1992patent expiry (for year 8)
Aug 21 19942 years to revive unintentionally abandoned end. (for year 8)
Aug 21 199512 years fee payment window open
Feb 21 19966 months grace period start (w surcharge)
Aug 21 1996patent expiry (for year 12)
Aug 21 19982 years to revive unintentionally abandoned end. (for year 12)