The invention relates to a process for the positioning of an interconnection line on an electric contact hole in an integrated circuit. According to the invention, one or more conductive layers forming a conductive covering are deposited on the complete integrated circuit. The first conductive layer is deposited by an isotropic process. The interconnection line to be produced is then masked by a resin layer, followed by the successive etching of each conductive layer. Finally, an overetching of these conductive layers is effected in the electric contact hole, followed by the elimination of the resin.

Patent
   4544445
Priority
Mar 18 1983
Filed
Mar 16 1984
Issued
Oct 01 1985
Expiry
Mar 16 2004
Assg.orig
Entity
Large
16
6
EXPIRED
1. A process for the positioning of an interconnection line on an electric contact hole of an integrated circuit, wherein, with the electric contact hole formed, such that the contact hole edges are substantially perpendicular to the surface of the integrated surface, the following operations are performed:
deposition of at least one conductive layer on the complete integrated circuit, all of these conductive layers forming a conductive covering filling the contact hole and having a substantially planar surface following deposition and in which is produced the interconnection line, the first conductive layer being deposited isotropically;
formation of a resin layer on the conductive covering, so as to mask the interconnection line to be produced;
etching the resin-free part of the conductive covering;
overetching, within the electric contact hole that part of the conductive covering which is free from resin and;
elimination of the resin.
2. A process according to claim 1, wherein the conductive covering is constituted by a single conductive layer.
3. A process according to claim 1, wherein a dry etching process is used for etching the conductive layer.
4. A process according to claim 1, wherein the conductive covering is constituted by a plurality of conductive layers.
5. A process according to claim 4, wherein all the conductive layers are etched by means of the same mask.
6. A process according to claim 4, wherein the etching of the first conductive layer is selective with respect to that of the second conductive layer.
7. A process according to claim 4, wherein the etching of the first conductive layer is a dry etching process.
8. A process according to claim 4, wherein the first conductive layer is a doped semiconductive layer.
9. A process according to claim 4, wherein the conductive covering is constituted by two conductive layers.
10. A process according to claim 9, wherein the second conductive layer is a metal layer.
11. A process according to claim 2, wherein a dry etching process is used for etching the conductive layer.

The present invention relates to a process for positioning an interconnection line on an electric contact hole of an integrated circuit. This positioning process can in particular be used in the production of MOS (metal-oxide-semiconductor) integrated circuits.

FIG. 1 is a sectional view according to the prior art of a stage in the positioning process of an interconnection line on an electric contact hole of an integrated circuit. The integrated circuit 2 comprises a doped semiconductive active zone 4, corresponding e.g. to the source or drain of a MOS transistor, which is to be electrically connected to another, not shown, active zone of the integrated circuit. Active zone 4 is covered with an oxide layer 6, in which is formed the electric contact hole 7 of zone 4 by chemically etching the oxide layer 6 through an appropriate mask arranged on the layer. The interconnection of active zone 4 and the other active zone of the integrated circuit is brought about by covering the complete integrated circuit with a conductive layer 8, followed by etching of the latter. As layer 8 is of a constant thickness, a cavity is formed above the electric contact hole 7.

To obtain the interconnection line 8a (visible in FIG. 2), on the conductive layer 8 is deposited an insulating layer 10, which is etched so that it only remains in the cavity positioned above the electric contact hole 7. An etching mask is then formed in a resin layer 12. Conductive layer 8 is then etched, e.g. isotropically using a chemical etching process, or anisotropically using a plasma containing compounds such as CCl4. The resins are then eliminated. This gives the interconnection line 8a shown in sectional form in FIG. 2.

This process makes it possible to produce interconnection lines on an electric contact hole without the interconnection lines projecting from the latter.

The object of the present invention is to simplify this process. The prior art process requires the use of two resin layers. An advantage of the present invention is that only a single resin layer is required. It makes it possible to produce interconnection lines, whose width is no greater than the diameter of the electric contact hole, which increases the integration density.

More specifically, the present invention relates to a process for the positioning of an interconnection line on an electric contact hole of an integrated circuit, wherein, with the electric contact hole formed such that the contact hole edges are substantially perpendicular to the surface of the integrated surface, the following operations are performed:

deposition of at least one conductive layer on the complete integrated circuit, all of these conductive layers forming a conductive covering filling the contact hole and having a substantially planar surface following deposition and in which is produced the interconnection line, the first conductive layer being deposited isotropically;

formation of a resin layer on the conductive covering, so as to mask the interconnection line to be produced;

etching the resin-free part of the conductive covering;

overetching, within the electric contact hole, that part of the conductive covering which is free from resin;

elimination of the resin.

The first conductive layer is the lowest layer of the conductive covering and is in direct contact with the bottom of the electric contact hole. Overetching ensures that the free surface of the conductive covering is within the electric contact hole.

According to a preferred embodiment of the process, the conductive covering is constituted by a single conductive layer.

According to another advantageous embodiment, dry etching is used for the etching process of the conductive layer.

According to another preferred embodiment of the process according to the invention, the conductive coating is constituted by a plurality of conductive layers.

According to another preferred embodiment, all the conductive layers are etched by means of the same mask.

According to another advantageous embodiment of the invention, the etching of the first conductive layer is selective with respect to that of the second conductive layer.

According to another advantageous embodiment the etching of the first conductive layer is a dry etching process.

According to an advantageous embodiment, the first layer is a doped semiconductive layer.

According to another preferred embodiment, the conductive covering is constituted by two conductive layers.

According to an advantageous embodiment of the invention, the second conductive layer is a metal layer.

The invention is described in greater detail hereinafter relative to non-limitative embodiments and with reference to the attached drawings, wherein:

FIGS. 1 and 2, already described, respectively show a stage in the process for positioning an interconnection line on a contact hole of an integrated circuit and the interconnection line obtained by this process, according to the prior art.

FIGS. 3a to 3d depict, diagrammatically, the different stages of the positioning process according to the invention in the case of a monolayer interconnection line.

FIGS. 4a to 4d depict, diagrammatically, the different stages of the positioning process according to the invention in the case of a multilayer interconnection line.

FIG. 3a shows part of an integrated circuit having a doped semiconductive active zone 14, corresponding e.g. to the source or drain of a MOS transistor, which is to be electrically connected to another, not shown, active zone of the integrated circuit. Conventionally, active zone 14 is covered with an insulating layer 16, generally of silica, which can contain 5 to 10% phosphorus. This silica layer e.g. has a thickness of 0.8 μm and is then etched using a resin mask produced by photolithography on the layer, this being e.g. reactive ionic etching wih CHF3, so as to form the electric contact hole 17 in insulating layer 16.

Following the production of the electric contact hole 17, an isotropic process is used to deposit a conductive layer 18, which is preferably of aluminum, on the complete integrated circuit. Conductive layer 18 has a constant thickness, e.g. of about 1 μm. For example, the isotropic deposition process used can be magnetron sputtering or evaporation with an epicyclic gear. Both these processes are partly isotropic. Thus, in order to fill the electric contact hole 17, the thickness of the conductive layer 18 should exceed the radius of the electric contact hole 17.

This is followed by the deposition of a photosensitive resin layer 20, in which is produced the image of the interconnection line to be produced in accordance with conventional photolithography processes, i.e. by masking the interconnection line to be produced. The mask of the interconnection line is visible in cross-section in FIG. 3b. The vertical axis of this line and the axis of the contact hole 17 do not coincide. In practice, they can be spaced by approximately 0.4 μm, due to the imprecision of superimposition of the successive masking levels in the case of micron technology.

As shown in FIG. 3c, the following stage of the positioning process consists of etching part of the conductive layer 18 which is free from resin layer 20. Preferably, use is made of a dry etching process and this is preferably an anisotropic process, e.g. using a plasma having compounds such as CCl4. This process makes it possible to accurately check the end of etching. It is therefore possible to obtain a very precise overetching of the conductive layer 18, so as to obtain the profile shown in FIG. 3d. This overetching ensures that the surface portion 24 of the remaining conductive layer 18 which is not covered with the resin layer 20 is recessed relative to the surface of insulating layer 16. This overetching ensures a good separation of the conductive lines.

The final stage of the process consists of eliminating the resin layer 20, e.g. by using an oxygen plasma.

This process makes it possible to produce interconnection line widths and electric contact hole diameters of approximately 1 μm for an accuracy of superimposition of the successive mask levels of approximately 0.4 μm.

FIGS. 4a to 4d show another preferred embodiment of the process according to the invention and in these drawings the interconnection line is constituted by two superimposed layers.

FIG. 4a shows part of an integrated circuit having a doped semiconductive active zone 14. It is covered by an insulating layer 16, e.g. of thickness 0.8 μ. Layer 16 is then etched, e.g. anisotropically by reactive ionic etching with CHF3, so as to produce the electric contact hole 30 in insulating layer 16. After forming the electric contact hole 30, a first isotropically deposited conductive layer 26 is placed in a known manner on the complete integrated circuit. According to a preferred way of performing the process, conductive layer 26 is formed with doped polycrystalline silicon of thickness approximately equal to 0.4 μm. The deposition process used is in this case a vapor phase chemical deposition. On conductive layer 26 is deposited a conductive layer 28, which is preferably of aluminum. Conductive layer 28 has a thickness of e.g. approximately 1 μm and can e.g. be deposited by magnetron sputtering.

As shown in FIG. 4b, the next stage of the positioning process consists of depositing a resin layer 32, in which is formed the image of the interconnection line to be produced according to conventional photolithography processes, i.e. by masking the interconnection line.

When the resin mask has been produced, it is necessary to etch the two conductive layers to form the interconnection line. The aluminum conductive layer 28 is preferably etched by anisotropic etching using a plasma containing elements such as CCl4. If the first conductive layer 26 does not fill the hole, a preferably slight overetching of conductive layer 28 is carried out in order that its free surface is lower than the free surface of conductive layer 26. FIG. 4c shows a diagrammatic section of the integrated circuit following this etching and overetching.

The next stage is the etching of the conductive layer 26. For this purpose, it is necessary to use a process having little or no effect on conductive layer 28. Thus, the etching of conductive layer 26 is limited to the outside of the contact hole and to the edge thereof, where layer 26 has an increased thickness, due to the isotropic nature of its deposition procedure. In the case of a doped polycrystalline silicon conductive layer 26 and an aluminum conductive layer 28, it is possible to use an etching process employing a plasma containing elements such as SF6, which is an anisotropic etching process. This etching is carried out over the entire thickness of conductive layer 26, a slight overetching then being performed. This leads to an interconnection line covered with a resin layer 32, as is diagrammatically shown in section in FIG. 4d. The final stage of the process consists of eliminating the resin layer 32, e.g. by using an oxygen plasma.

The advantage of an interconnection line produced from two layers, namely a doped semiconductor layer, e.g. of doped polycrystalline silicon, and a metal layer, is the reduction in the contact resistance between the interconnection line and the electric contact hole. Thus, the contact surface, which is equal to the surface of the electric contact hole in the case of an interconnection line with a single layer, is equal in the case of a two-layer interconnection line to the separation surface between the doped semiconductive layer and the metal layer over the entire length of the interconnection line. Another advantage is the elimination of leakage currents which, in the case of a single metal layer interconnection line, are caused by the diffusion of metal atoms into the active zone. Other advantages, such as the elimination of short circuits caused when the electric contact hole is poorly positioned above a junction, through the direct contact between the active zone and the metal layer, are obvious to one having ordinary skill in the art.

Jeuch, Pierre, Lazzari, Jean-Pierre, Parrens, Pierre

Patent Priority Assignee Title
4592802, Apr 13 1984 STMicroelectronics, Inc Method of fabrication of aluminum contacts through a thick insulating layer in an integrated circuit
4666737, Feb 11 1986 Intersil Corporation Via metallization using metal fillets
4855252, Aug 22 1988 International Business Machines Corporation Process for making self-aligned contacts
4892613, Dec 29 1987 SEIKO PRECISION INC Process for etching light-shielding thin film
5661085, Jun 17 1996 Chartered Semiconductor Manufacturing Pte, Ltd. Method for forming a low contact leakage and low contact resistance integrated circuit device electrode
5994211, Nov 21 1997 Bell Semiconductor, LLC Method and composition for reducing gate oxide damage during RF sputter clean
6025634, Jun 17 1996 Chartered Semiconductor Manufacturing, Ltd. Integrated circuit having formed therein low contact leakage and low contact resistance integrated circuit device electrode
6124197, Oct 01 1999 Advanced Micro Devices, Inc. Adjusting the size of conductive lines based upon contact size
6204550, Nov 21 1997 Bell Semiconductor, LLC Method and composition for reducing gate oxide damage during RF sputter clean
6258720, Feb 10 1998 STMICROELECTRONICS S A Method of formation of conductive lines on integrated circuits
6271114, Oct 01 1999 Advanced Micro Devices, Inc. System for adjusting the size of conductive lines based upon the contact size
6334249, Apr 22 1997 Texas Instruments Incorporated Cavity-filling method for reducing surface topography and roughness
6350676, Nov 22 1991 STMICROELECTRONICS S R L Method of forming high-stability metallic contacts in an integrated circuit with one or more metallized layers
6614114, Feb 10 1998 STMicroelectronics S.A. Conductive line formed on integrated circuits
6902867, Oct 02 2002 FUNAI ELECTRIC CO , LTD Ink jet printheads and methods therefor
9230807, Dec 18 2012 General Electric Company Systems and methods for ohmic contacts in silicon carbide devices
Patent Priority Assignee Title
4062720, Aug 23 1976 International Business Machines Corporation Process for forming a ledge-free aluminum-copper-silicon conductor structure
4076860, Aug 20 1975 Matsushita Electric Industrial Co., Ltd. Method of forming electrode wirings in semiconductor devices
4307179, Jul 03 1980 International Business Machines Corporation Planar metal interconnection system and process
DE1806980,
DE2723933,
DE2740757,
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 16 1984Commissariat a l'Energie Atomique(assignment on the face of the patent)
May 17 1984JEUCH, PIERRECOMMISSARIAT A L ENERGIE ATOMIQUEASSIGNMENT OF ASSIGNORS INTEREST 0043170551 pdf
May 17 1984LAZZARI, JEAN-PIERRECOMMISSARIAT A L ENERGIE ATOMIQUEASSIGNMENT OF ASSIGNORS INTEREST 0043170551 pdf
May 17 1984PARRENS, PIERRECOMMISSARIAT A L ENERGIE ATOMIQUEASSIGNMENT OF ASSIGNORS INTEREST 0043170551 pdf
Date Maintenance Fee Events
Apr 03 1989M173: Payment of Maintenance Fee, 4th Year, PL 97-247.
Apr 07 1989ASPN: Payor Number Assigned.
Mar 31 1993M184: Payment of Maintenance Fee, 8th Year, Large Entity.
May 06 1997REM: Maintenance Fee Reminder Mailed.
Sep 28 1997EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Oct 01 19884 years fee payment window open
Apr 01 19896 months grace period start (w surcharge)
Oct 01 1989patent expiry (for year 4)
Oct 01 19912 years to revive unintentionally abandoned end. (for year 4)
Oct 01 19928 years fee payment window open
Apr 01 19936 months grace period start (w surcharge)
Oct 01 1993patent expiry (for year 8)
Oct 01 19952 years to revive unintentionally abandoned end. (for year 8)
Oct 01 199612 years fee payment window open
Apr 01 19976 months grace period start (w surcharge)
Oct 01 1997patent expiry (for year 12)
Oct 01 19992 years to revive unintentionally abandoned end. (for year 12)