A wafer having chips for determining the position of the wafer, at least one of the chips comprising a plurality of first-direction line groups formed on one side portion of the chip and a plurality of second-direction line groups formed on the other region of the chip, the first-direction line groups and the second-direction line groups being orthogonal to each other, each of the first-direction line groups comprising one first-direction main mark and one first-direction code mark expressing the position of the one first-direction main mark, each of the second-direction line groups comprising one second-direction main mark and one second-direction code mark, whereby, by scanning only one of the first-direction line groups and only one of the second-direction line groups by means of an electron beam, the position of the wafer is determined.
|
1. A wafer having position determining chips for determining the position of said wafer by means of electron beams, at least one of said position-determining chips comprising:
a plurality of first-direction line groups formed on one side portion of said at least one position-determining chip and extending in parallel to each other; a plurality of second-direction line groups formed on the other region of said at least one position-determining chips and extending in the direction orthogonal to the direction of said first-direction line groups, said second-direction line groups extending in parallel to each other; each of said first-direction line groups comprising one first-direction main mark and one first-direction code mark expressing the position of said one first-direction main mark, wherein said first-direction code mark is different for each of said first-direction line groups; each of said second-direction line groups comprising one second-direction main mark and one second-direction code mark expressing the position of said one second-direction main mark, wherein said second-direction code mark is different for each of said second-direction line groups; whereby, by scanning one of said first-direction line groups and one of said second-direction line groups by means of an electron beam, the position of said wafer is determined.
2. A wafer as set forth in
3. A wafer as set forth in
4. A wafer as set forth in
5. A wafer as set forth in
6. A wafer as set forth in
7. A wafer as set forth in
8. A wafer as set forth in
|
1. Field of the Invention
The present invention relates to a method for determining the position of a wafer by means of electron beams and to a wafer having chips for determining the position of the wafer. More particularly, it relates to a method and a chip for determining the position of a wafer in which the chip is given a specific pattern so as to enable accurate determination of the position of the wafer with respect to the electron beams with a small scan width.
2. Description of the Prior Art
Generally, when forming a pattern on a wafer using an electron beam exposure apparatus, the wafer must be positioned to the pattern-forming electron beam with an accuracy of about 0.1 μm.
In one conventional wafer position-determining method, a chip mounted on a wafer and having a large mark is at first scanned in a rough adjusting step using electron beams of secondary electrons, reflected electrons, and so forth, to determine the position of the wafer with an accuracy of about 1 μm. Then, another chip mounted on the wafer and having a small mark is scanned in a fine adjusting step, to determine the position of the wafer with an accuracy of 0.1 μm.
There are problems, however, in the above-mentioned prior art. First, to scan a large mark in the rough adjusting step, a long scan line is required. This, however, leads to destruction of other chips adjacent to the chip having the large mark and to destruction of the mark in one scan as the position-determining beam has the same intensity as the pattern-forming beam.
To resolve these problems, conventionally, a large chip provided with a plurality of large marks has been necessary. This, however, limits the effective use of a wafer.
Second, since the large mark in the rough adjusting chip has a relatively simple shape, it is difficult to distinguish it from dust on the wafer or other patterns on other semiconductor chips.
An object of the present invention is, in view of the problems in the above-described prior art, to provide a method and a wafer with chips for determining the position of the wafer in which other chips are not destroyed and the same position-determining chip can be scanned a number of times.
Another object of the present invention is to provide the above method and wafer in which a relatively small position-determining chip in comparison with the conventional position-determining chip can be used, thus enabling effective use of the wafer for semiconductor chips.
A still another object of the present invention is to provide the above method and wafer in which marks on the position-determining chip can easily be distinguished from dust on the wafer or other patterns on the other semiconductor chips.
To attain the above objects, there is provided, according to one aspect of the present invention, a method for determining the position of a wafer comprising the steps of scanning, by means of an electron beam, one of a plurality of first-direction (Y-direction) line groups formed on a region of at least one position-determining chip on the wafer and extending in parallel from each other, each of the first-direction line groups comprising one first-direction main mark and one first-direction code mark expressing the position of the one first-direction main mark; and scanning, by means of an electron beam, one of a plurality of second-direction (X-direction) line groups formed on one side of the at least one position-determining chip on the wafer and extending in the direction orthogonal to the extending direction of the first-direction line groups, each of the second-direction line groups comprising one second-direction main mark and one second-direction code mark expressing the position of the one second-direction main mark.
In present invention, preferably further comprises the steps of: analyzing the scanned first-direction code mark after scanning said one first-direction line group so as to determine the position of the scanned first-direction main mark, and analyzing the scanned second-direction code mark after scanning said one second-direction line group so as to determine the position of the scanned second-direction main mark.
According to another aspect of the invention, there is also provided a wafer having position-determining chips for determining the position of said wafer by means of electron beams, at least one of said position determining chips comprising: a plurality of first-direction (X-direction) line groups formed on one side portion of said at least one position-determining chip and extending in parallel from each other; a plurlaity of second-direction (Y-direction) line groups formed on the other region of said at least one position-determining chips and extending in the direction orthogonal to the extending direction of said first-direction line groups, said second-direction line groups extending in parallel from each other; each of said first-direction line groups comprising one first-direction main mark and one first-direction code mark expressing the position of said one first-direction main mark; each of said second-direction line groups comprising one second-direction main mark and one second-direction code mark expressing the position of said one second-direction main mark; whereby, by scanning one of said first-direction line groups and one of said second-direction line groups by means of an electron beam, the position of said wafer is determined.
Said first-direction main marks may be separated from each other by a predetermined distance, and said second-direction main marks may be separated from each other by said predetermined distance.
The above objects, advantages, and other features of the present invention will be more apparent from the following description of the embodiments with reference to the accompanying drawings, wherein:
FIG. 1 is a general plan view of a wafer on which conventional position-determining chips are formd;
FIG. 2 is an expanded plan view of an example of a conventional rough adjusting chip on the wafer of FIG. 1;
FIG. 3 is an expanded plan view of an example of another conventional rough adjusting chip on the wafer of FIG. 1;
FIG. 4 is an expanded plan view of an example of a conventional fine adjusting chip on the wafer of FIG. 1;
FIG. 5 is an expanded plan view of still another example of a conventional rough adjusting chip having a plurality of marks, the chip being formed on the wafer of FIG. 1;
FIG. 6 is a general plan view of a position determining chip according to an embodiment of the present invention;
FIG. 7 is an expanded plan view of a part of FIG. 6;
FIG. 8 is an expanded cross-sectional view taken along line VII--VII of FIG. 7; and
FIG. 9 is a general plan view of a position-determining chip according to another embodiment of the present invention.
Before describing the embodiments of the present invention, an explanation will be given of the conventional technique with reference to the drawings.
FIG. 1 is a general plan view of a wafer on which conventional position-determining chips are formed. In FIG. 1, on a wafer 1, rough adjusting chips 2a, 2b, 2c, and 2d, and fine adjusting chips 3a, 3b, 3c, and 3d are formed.
FIG. 2 is an expanded plan view of an example of a conventional rough adjusting chip formed on the wafer 1 of FIG. 1. In FIG. 2, a rough adjusting chip 2a1 includes a mark consisting of patterns PX extending in the X direction and patterns PY extending in the Y direction. The center position of the chip 2a1 can be determined with an accuracy of 1 μm by scanning these patterns PX and PY in the X and Y directions by electron beams.
FIG. 3 is an expanded plan view of another example of a conventional rough adjusting chip on the wafer 1 of FIG. 1. In FIG. 3, a rough adjusting chip 2a2 includes a mark consisting of four patterns P1 through P4 arranged so as to extend radially and a small square pattern P0 arranged at the center of the chip 2a2. By scanning these patterns in the arrow direction by an electron beam, a distance l between two patterns P1 and P2, for example, is detected. Once the distance l is determined, the central position of the chip 2a2 can be determined within an accuracy of 1 μm by simple Euclidean geometry. By using the small square pattern P0 as well as other patterns P1 through P4, the angle of rotation of the wafer 1 can be determined.
FIG. 4 is an expanded plan view of an example of a conventional fine adjusting chip 3a on the wafer of FIG. 1. In FIG. 4, the chip 3a includes, on its four corners, small square patterns P5 through P8. By scanning these small patterns P5 through P8 in the X and Y directions, the wafer 1 (FIG. 1) can be positioned with respect to an electron beam within an accuracy of 0.1 μm.
Before the rough adjusting process, the wafer 1 is positioned on a work table with an accuracy of 2 mm through 5 mm. Therefore, the rough adjusting chips in FIGS. 1 through 3 should have a side length of at least 5 mm.
To scan the rough adjusting chips, the length of the scan line should be at least 5 mm. The distance between the position-determining chip and a semiconductor chip (not shown in FIG. 1) is less than 5 mm. Accordingly, as mentioned earlier, there is the problem that, in the rough adjusting process, a scan line may erroneously cover and thus destroy a semiconductor chip (not shown) adjacent to a rough adjusting chip.
As also mentioned earlier, there are the problems that, because each mark in FIGS. 2 or 3 is destroyed after one scanning process, a number of marks are necessary if the wafer is to be subjected to a number of position-determining processes, and that, since the marks on the rough adjusting chips 2a1 or 2a2 have relatively simple patterns, as shown in FIGS. 2 and 3, it is difficult to distinguish them from dust or other pattern on semiconductor chips.
FIG. 5 is a plan view of an example of a conventional rough adjusting chip having a plurality of marks. In FIG. 4, a number of marks M1, M2, M3, --- are formed on one chip 2a3. The chip 2a3 is formed on the wafer 1 (FIG. 1). This constitution allows the wafer 1 to be subjected to a number of position-determining processes. The chip 2a3, however, has a large area, thus limiting the effective area for semiconductor chips on the wafer.
FIG. 6 is a general plan view of a chip for determining the position of a wafer according to an embodiment of the present invention. In FIG. 6; a position-determining chip 2a0 is a square having a side length of 5 mm, for example. On the upper portion of the chip 2a0, an X-direction mark MX is formed for roughly adjusting the position of the wafer in the X direction. The X-direction mark MX has a plurality of X-direction main marks lX1, lX2, --- arranged in parallel in the X direction at equal intervals therebetween. Each of the X-direction main marks lX1, lX2, --- extends in the Y direction and has, for example, a length of 500 μm. The interval between adjacent X-direction main marks is, for example, 100 μm. Therefore, in this case, 50 main marks are formed on the position-determining chip 2a.
In addition to the X-direction mark MX on the position-determining chip 2a0, there is a Y-direction mark MY for roughly adjusting the position of the wafer in the Y direction. The Y-direction mark MY has a plurality of Y-direction main marks ly1, ly2, ly3, --- arranged in parallel in the Y direction at equal intervals therebetween. Each of the Y-direction main marks ly1, ly2, ly3, --- extends in the X direction and has the same length as the side length of the position determining chip 2a0. The interval between adjacent Y-direction main marks is also, for example, 100 μm.
FIG. 7 is an expanded plan view of a part of FIG. 6. In FIG. 7, each of the X-direction main marks lx1, lx2, lx3, --- has a width of 16 μm. Each of the Y-direction main marks ly1, ly2, --- has the same width of 16 μm. Between adjacent X-direction main marks lxi and lx(i+1), where i=1, 2, ---, or 49, an X-direction code mark CMxi for roughly determining the position of the X-direction main marks is formed. Between adjacent Y-direction main marks lyi and ly(i+1), a Y-direction code mark CMyi for roughly determining the position of the Y-direction main marks is formed. Each X-direction code mark CMxi has up to six fine lines f0 through f5 for expressing a position code of the adjacent main mark lxi. In FIG. 7, CMx1 has no fine lines, while CMx2 has one fine line f0. In the figure, solid lines are used to indicate actual fine lines. The dash lines in the figure indicate merely the possible positions of other fine lines and are provided only for ease of understanding. Each fine line fn (where n=0, 1, 2, ---, or 5) expresses a binary code "1", while the lack of a fine line fn expresses "0" in the n-th bit of a six-bit binary number. The fine line f0 in the X-direction code mark CMx2 thus expresses "1", while the empty positions of the fine lines f1 through f5 in the code mark CMx2 express "0"s. Thus, the X-direction code mark CMx2 expresses a position code 000001=1 of the main mark lx2 adjacent to the X-direction code mark CMx2. Similarly, since none of the positions of the fine lines f0 through f5 in the X-direction code mark CMx1 are filled, the X-direction code mark CMx1 expresses a position code 000000=0 of the main mark lx1 adjacent to the X-direction code mark CMx1.
Each Y-direction code mark CMyi also has up to six fine lines f0 through f5 so as to express a position code of the adjacent main mark lYi. For example, the Y-direction code mark CMy1 has only one fine line f0 to express a code 000001=1.
FIG. 8 is an expanded cross-sectional view taken along line VIII--VIII of FIG. 7. In FIG. 8, the X-direction code mark CMx1 actually has no fine line. If a fine line did exist, it would have a width of, for example, 4 μm. The X-direction main marks lx1, lx2, --- are formed as grooves formed on the wafer 1. The X-direction main mark lx1 and its adjacent X-direction code mark CMx1 constitute a line group lGx1. Generally, an X-direction main mark lxi and its adjacent X-direction code mark CMxi constitute a line group lGxi.
A method for determining the position of a wafer by using the position-determining chip of FIG. 6 through 8 will now be described.
After placing a wafer on a work table within an accuracy of 5 mm in a conventional manner, the position-determining chip 2a0 is scanned in the Y direction by an electron beam with a scan length of 100 μm so as to scan one of the Y-direction main marks ly1, ly2, ---. Because the scan length and the interval between adjacent main marks are only 100 μm, respectively, the electron beam does not scan and destroy any semiconductor chip adjacent to the position-determining chip 2a0
If no Y-direction main mark is found, the work table is moved in the Y direction by 50 μm. The process is repeated until a Y-direction main mark is found.
When a Y-direction main mark is found, the Y-direction code mark in the line group including the found Y-direction main mark is read so as to determine the position of the scanned Y-direction main mark. Thus, the scanned Y-direction main mark can be identified among a number of Y-direction main marks. As a result, the Y-direction position of the wafer is determined with an accuracy of 100 μm. The work table is then moved in the Y direction so that the electron beam can scan the region of the X-direction mark Mx. This movement is easily carried out because the distance between the position of the found Y-direction main mark and the region of the X-direction mark Mx can be known by calculation.
Then, similar to the above, the position-determining chip 2A0 is scanned in the X direction by an electron beam with a scan length of 100 μm so as to scan one of the X-direction main marks lx1, lx2, ---.
If no X-direction main mark is found, the work table is moved in the X-direction by 50 μm. The process is repeated until an X-direction main mark is found.
When an X-direction main mark is found, the X direction code mark in the line group including the found X-direction main mark is read to determine the position of the scanned X-direction main mark with an accuracy of 100 μm. As a result, the scanned X-direction main mark can be identified among a number of X-direction main marks.
Thus, by using a short scan line of only 100 μm and by scanning only one of the Y-direction main marks ly1, ly2, --- in the Y direction and only one of the X-direction main marks lx1, lx2, --- in the X direction, the position of the wafer can be determined with an accuracy of 100 μm.
Once the positions of the X-direction main mark and the Y-direction main mark are roughly determined, the central position between the scanned X-direction main mark and its adjacent X-direction main mark and the central position between the scanned Y-direction main mark and its adjacent Y-direction main mark can be determined with an accuracy of 0.1 μm in a conventional way, for example, by determing the edges of the scanned main marks and their adjacent main marks.
Since there are numerous X-direction main marks lx1, lx2, --- and Y-direction main marks ly1, ly2, ---, in this case 50 and 45, respectively, the possibility of scanning the same X-direction main mark or the same Y-direction main mark in a plural wafer processings is low. To avoid even this low possibility of scanning the same main marks, however, random selection of line groups may be used so as to scan different portions in different processings.
FIG. 9 is a general plan view of a position-determining chip according to another embodiment of the present invention. The difference between FIG. 6 and FIG. 9 is that, in FIG. 9, the position-determining chip 2a0 has, on its periphery, projected patterns P1 through P4 for detecting the angle of the wafer rotation. By scanning the patterns P1 and P3 in the X and Y directions with a scan width of 100 μm, the inclination of the wafer with respect to the X direction can be determined. Similarly, by scanning the pattern P2 and P4, the inclination of the wafer with respect to the Y direction can be determined.
The present invention is not restricted to the above-described embodiments. Various changes and modifications are possible without departing from the spirit of the present invention. For example, the position and the size of the region for the X-direction main marks or the Y-direction main marks may be changed. Also, the number of the main marks may be changed. Each code mark may have any number of fine lines. Further, instead of forming grooves for the main marks and the code marks on the wafer, these marks may be formed by projections on the wafer or by different material such as silicon dioxide, aluminum, polycrystalline silicon, phosphosilicate glass, and silicon nitride, on the silicon wafer.
From the foregoing description, it will be apparent that, according to the present invention, by forming, on a wafer position-determining chip, a number of main marks and code marks therebetween for expressing the positions of the main marks, the position of the wafer can be determined without destroying other chips as the position-determining chip can be scanned with a short scanning line in comparison with the prior art.
Further, by using a position-determining chip having relatively complex marks in comparison with conventional simple marks, the marks on the position-determining chip can easily be distinguished from dust on the wafer or other patterns on the other semiconductor chips.
Still further, since a plurality of line groups is provided the scan length is very short, the position-determining chip can withstand a number of scans by electron beams.
Still further, since the position-determining chip is made small in comparison with conventional position-determining chips including a number of marks, the wafer can effectively be used for semiconductor chips.
The present invention may not only applied to an electron beam exposure apparatus, but also to a wafer inspecting apparatus using electron beams or to a size-length measuring apparatus using electron beams.
Kawashima, Kenichi, Yasuda, Hiroshi, Kobayashi, Koichi, Miyazaki, Takayuki
Patent | Priority | Assignee | Title |
4791302, | Oct 21 1985 | NEC Electronics Corporation | Semiconductor wafer for providing a plurality of semiconductor chips through electron-beam lithography |
5087537, | Oct 11 1989 | International Business Machines Corporation | Lithography imaging tool and related photolithographic processes |
5906902, | Feb 25 1994 | Lucent Technologies Inc. | Manufacturing system error detection |
6126382, | Nov 26 1997 | Novellus Systems, Inc | Apparatus for aligning substrate to chuck in processing chamber |
Patent | Priority | Assignee | Title |
3849659, | |||
4125418, | Oct 06 1975 | U.S. Philips Corporation | Utilization of a substrate alignment marker in epitaxial deposition processes |
4327292, | May 13 1980 | Hughes Electronics Corporation | Alignment process using serial detection of repetitively patterned alignment marks |
GB1326626, | |||
GB1328976, | |||
JP57210628, | |||
JP5795627, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 13 1983 | YASUDA, HIROSHI | FUJITSU LIMITED, A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 004182 | /0161 | |
Sep 13 1983 | KAWASHIMA, KENICHI | FUJITSU LIMITED, A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 004182 | /0161 | |
Sep 13 1983 | MIYAZAKI, TAKAYUKI | FUJITSU LIMITED, A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 004182 | /0161 | |
Sep 13 1983 | KOBAYASHI, KOICHI | FUJITSU LIMITED, A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 004182 | /0161 | |
Sep 30 1983 | Fujitsu Limited | (assignment on the face of the patent) | / | |||
Dec 01 1998 | Amatech Corporation | STATE STREET BANK AND TRUST COMPANY | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 009693 | /0560 |
Date | Maintenance Fee Events |
Mar 29 1989 | M173: Payment of Maintenance Fee, 4th Year, PL 97-247. |
Apr 04 1989 | ASPN: Payor Number Assigned. |
Jun 28 1993 | M184: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 17 1993 | RMPN: Payer Number De-assigned. |
Jul 03 1997 | M185: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 14 1989 | 4 years fee payment window open |
Jul 14 1989 | 6 months grace period start (w surcharge) |
Jan 14 1990 | patent expiry (for year 4) |
Jan 14 1992 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 14 1993 | 8 years fee payment window open |
Jul 14 1993 | 6 months grace period start (w surcharge) |
Jan 14 1994 | patent expiry (for year 8) |
Jan 14 1996 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 14 1997 | 12 years fee payment window open |
Jul 14 1997 | 6 months grace period start (w surcharge) |
Jan 14 1998 | patent expiry (for year 12) |
Jan 14 2000 | 2 years to revive unintentionally abandoned end. (for year 12) |