power-up clear circuitry includes a latch which powers-up in a preferred state. Threshold detect circuitry changes the state of the latch when the supply voltage reaches its operating value, and then switches itself off. Transient protection circuitry ensures that the latch properly powers-up in the preferred state after a supply transient which drops below the threshold voltage of the circuit devices.

Patent
   4581552
Priority
Feb 17 1984
Filed
Feb 17 1984
Issued
Apr 08 1986
Expiry
Feb 17 2004
Assg.orig
Entity
Large
20
7
all paid
1. power-up clear circuitry for use with a power supply voltage source comprising:
a latch connected to said supply voltage source when said supply voltage source provides power to said circuitry, said latch being operative to power-up in a known state;
means coupled to said latch for detecting when the voltage of said supply voltage source has reached a first preselected value, wherein the state of said latch is changed to said known state when the supply voltage reaches the first preselected value;
transient protect means coupled to said latch and connected to said supply voltage source when said supply voltage source provides power to said circuitry, said transient protect means being operative for clearing said latch to a state other than said known state when the supply voltage falls below a second preselected value;
said transient protect means including:
a switching device coupled between ground and a charge storage element within said latch; and
charge storage means coupled to said switching device for turning said switching device on when the supply voltage falls below the second preselected value, wherein the charge storage element is discharged when the supply voltage falls below the second preselected value.
4. A power-up clear cirduit for an integrated circuit using complementary field effect devices, comprising:
a cross-coupled latch which powers up in a known state;
first charge storage means coupled to said latch for delaying an internal state change of said latch to said known state;
delay means coupled to an output of said latch, for generating a first signal at an output of said delay means at a fixed time delay after a change to state of said latch to said known state;
voltage detect means coupled to an input of said latch for generating a second signal when a power supply voltage rises above a first preselected level, wherein said latch changes state to said known state when the second signal is generated;
transmission means coupled to said delay means and to said detect means for disconnecting said detect means from said latch after said latch changes state to a state other than said known state;
a first switch coupled to said delay means and to said detect means for disconnecting said detect means from the power supply when said latch changes state to a state other than said known state;
a second switch coupled between said first charge storage means and power supply ground wherein said switch is normally nonconducting;
second charge storage means for storing a voltage having a value of at least the first preselected voltage; and
means coupled between said second charge storage means and said second switch for causing the voltage on said second storage means to remain at least a second preselected value above the supply voltage when the supply voltage drops below the first preselected value by an amount greater than the second preselected value, and for causing said second switch to conduct when the supply voltage drops below the selected value.
2. The device of claim 1, wherein said detecting means further comprises means for disconnecting said detecting means from the power supply, wherein said detecting means draws no standby power.
3. The device of claim 1, wherein said latch, said detecting means and said transient protect means comprise complementary field effect devices.

The present invention is generally related to power-up clear circuitry and more specifically related to CMOS power-up clear circuitry useful for integrated circuit designs.

Power-up clear circuitry as such is known in the art. The function of this circuitry is to generate a signal when the supply voltage reaches the operating level. This signal can be used to simply enable the remainder of the circuitry, or to reset the remaining circuitry to a known state. Such circuitry can be incorporated on an integrated circuit chip in order to ensure proper operation of that chip when power is applied.

Present power-up clear circuitry generally employs a latch and threshold detection circuitry. The state of the latch determines whether the chip is in the power-up state or the normal operating state. The threshold detection circuitry enables the latch when the supply voltage is at the operating level. Typically, an external reset signal is provided to reset the latch and end the power-up sequence. This signal can be generated manually, as for example by means of a switch, or by circuitry external to the power-up clear circuitry.

Power-up clear circuitry as presently known has several important drawbacks. One such drawback is that the threshold detect circuitry draws standby power. This draws power away from the remaining circuitry on an integrated circuit chip, and is especially important in low power, CMOS applications.

Another important drawback is that prior art power-up clear circuitry will not necessarily operate properly after a supply voltage transient. If the supply voltage drops below the threshold voltage of devices is on an integrated circuit chip, the logical state of those devices is not guaranteed when supply voltage again rises above the threshold voltage. Present power-up circuitry has the defect that the latch may power-up in the normal operating state if the supply voltage transient is sufficiently short. Thus, although the state of the remainder of the devices may be random, no power-up clear pulse is generated.

Present circuits require an external signal to activate the power-up sequence. Finally, present power-up clear circuitry that is suitable for integrating on a CMOS integrated circuit chip is unduly complex.

It is therefore an object of the present invention to supply CMOS power-up clear circuitry which is suitable for integration on a chip with other circuitry . It is a further object that such power-up clear circuitry ensures that no power-up clear pulse is generated when the supply voltage drops but remains above the device threshold voltage, and further ensures that a power-up clear pulse is always generated if the supply voltage drops below the threshold voltage. It is another object of the present invention that such power-up clear circuitry draw no standby power once the power-up clear pulse has been generated and the remainder of the chip is in normal operation. It is yet another object of the present invention that such power-up clear circuitry is self-executing, and requires no external signal to activate.

Therefore, in accordance with the present invention. power-up clear circuitry includes a threshold detect circuit and a latch. The latch is a preferential cross-coupled latch, and powers-up in a known state. The threshold detect circuitry detects when the supply has reached the operating voltage, and changes the state of the latch. Delay circuitry coupled to the output of the latch causes the power-up clear signal to change to a normal operation state a predetermined time delay after the latch changes state. The delay circuitry also provides signals to the threshold detection circuitry which causes same to switch itself off during normal operating conditions. Supply voltage transient protect circuitry is coupled to the latch, and ensures that the latch will always power-up in a preferred state. This is accomplished by using a charge pump technique and the supply transient protect circuitry to ensure that the latch is completely clear as soon as the supply voltage drops below the threshold voltage.

The novel features which characterize the present invention are defined by the appended claims. The foregoing and other objects and advantages of the present invention will hereafter appear, and for purposes of illustration, but not of limitation, a preferred embodiment is shown in the accompanying drawings.

FIG. 1 is a block diagram of a preferred power-up clear circuit according to the present invention; and

FIG. 2 is a schematic diagram of the block diagram of FIG. 1.

The preferred embodiment will be described in relation to a CMOS circuit operating at a supply voltage of 5 volts. The supply voltage is represented by Vcc. The threshold voltage of the field effect transistors will be represented bt VT, which is determined by processing techniques as is well known in the art.

Referring to FIG. 1, a power-up clear circuit 10 generates a clear signal PUCLR when power is initially applied to an integrated circuit chip which contains such circuit 10. As will be described below, a clear signal will also be generated whenever the supply voltage Vcc drops below the threshold voltage VT. When power is initially applied to the circuit, Vcc rises from 0 volts toward 5 volts. As Vcc passes VT, latch 12 activates in a known state. This known state is often referred to as the preferred state. Latch 12 is a preferential cross-coupled latch, and always powers-up in the preferred state due to device geometries as described below. When the latch 12 powers-up, output voltage signal V1 is transmitted to delay circuitry 14. After a time delay, PUCLR is set to a known state which is function of V1. In the preferred embodiment, V1 is high and PUCLR is low. The remainder of the circuitry is held in a known, power-up state. The remainder of the circuitry on the chip will be released to normal operation when the signal PUCLR goes high.

It is desirable that the remaining circuitry not be rendered operational until Vcc has reached approximately its nominal operating value. This is accomplished by the threshold detect circuit 16, which resets the latch 12 when Vcc reaches, in the preferred embodiment, a level greater than 2 VT. The latch 12 changes state, which causes PUCLR to change state after a suitable number of gate delays as determined by delay circuit 14.

As described below, the design of the latch 12 is such that the power-up circuitry 10 will not generate another clear pulse unless Vcc drops below VT. Thus, minor variations in Vcc, which would have no effect on proper operation of the remainder of the circuitry, would not cause a clear pulse to be generated. However, if Vcc should drop below VT, it is desired that a power-up clear pulse always be generated. If a transient situation should drive Vcc below VT for only a short duration, it is possible that the latch 12 will power-up in the non-preferred state. This would be due to delay with which internally stored charges drain away through low leakage currents. Such a situation is prevented by the transient protect circuit 18. The transient protect 18 automatically drains off stored charge within the latch 12 whenever Vcc drops below VT. This ensures that the latch 12 will power-up in the preferred state after a short transient.

Referring to FIG. 2, a schematic diagram of the power-up clear circuit 10 is shown. The latch 12 comprises generally a latch made of a NAND gate and an inverter. The NAND gate is formed by transistors Q1, Q2, Q3 and Q4. Transistors Q5 and Q6 form the inverter. N-channel transistors Q2 and Q4 are fabricated to be larger than P-channel transistors Q1 and Q3. Q2 and Q4 therefore have larger gain, driving node 20 low at power-up. Q5 is made larger than Q6, so that V1 is brought high upon power-up. V1 is coupled to the gates of Q1 and Q2, and the voltage at node 20 is coupled to the gates of Q5 and Q6. As will be described below, the voltage coupled to the bases of transistors Q3 and Q4 is also low at power-up. These conditions set the latch 12 so that V1 is initially brought high during the power-up sequence. Capacitor C1 is included to ensure that node 20 remains low even if Vcc rises very quickly. C1 grounds any extremely high frequency signals caused by a fast Vcc power-up, ensuring that node 20 remains low long enough for the latch 12 to set the preferred state.

Transistor Q7 turns on if Vcc drops below the voltage at node 20. Capacitor C1 will then discharge so as to stay equal to Vcc. Q7 operates to help prevent possible latch-up, and has no effect on the function of the latch.

The delay circuitry 14 comprises 3 inverters, consisting of transistors Q8 /Q9, 010 /Q11, and Q12 /Q13. During the power-up sequence, the inverters in the delay circuitry 14 will power-up when Vcc is higher than VT. Since V1 is held high by the latch 12, it is seen that PUCLR will be driven low. It will also be apparent that the voltage at node 22 is the same as V1, that is, high, and the voltage at node 24 is low. The value of PULCR will generally not be guaranteed until 3 gate delays after V1 is latched high.

The threshold detect circuit 16 acts as a VT multiplier. The general function of this circuit is to generate a low output signal when Vcc rises to some point above 2 VT. The output signal is generated on line 26 which is connected to the base of transistors Q3 and Q4. The output signal for line 26 is taken from transistors Q14 and Q15, and passes through transmission gate 28. The signal controlling transmission gate 28 are coupled to nodes 22 and 24, and cause the transmission gate to be conducting when Vcc has risen above VT. Transistor Q16 controls current into the threshold detect circuit 16, and is also turned on when Vcc rises above VT. The threshold detect circuit 16 operates only when Q16 is on.

Q14 will always conduct when Vcc is greater than VT, so that the voltage on line 26 is high during the initial power-up stages. Transistors Q17 and Q18 act with Q15 to form a VT multiplier. Q15 and Q18 form a current mirror. When Vcc is equal to VT, Q14 is conducting and Q17 is off. Q17 is fabricated larger then Q14, so that as Vcc rises above 2 VT, Q17 turns on faster than Q14. At a trip point determined by the geometry ratio of Q17 and Q14, more current flows through Q17 and Q18 than through Q14 and Q15. This trip point is preferably slightly above 2 VT, and should be equal to or less than the nominal operating value of Vcc. The current mirror of Q18 and Q15 tries to draw as much current through Q14 as is passing through Q17. Since this is not possible, the signal on line 26 goes low.

The purpose f Q19 is to act as a clamp to prevent the node between Q1 and Q14 from going below grounding. Q16 has no effect on the function of the latch 16.

When Vcc rises above the trip level of threshold detect 16, and Q15 tries to conduct more current than Q14 can source, which drives the signal on line 26 low, Q3 turns on and Q4 turns off, causing the voltage at node 20 to go high. C1 is charged to Vcc through Q3. This causes the voltage V1 to go low, setting the latch 12 into the non-preferred state. The latch remains in the non-preferred state during normal operation of the remainder of the circuitry.

When V1 goes low, the voltage at node 24 goes high one gate delay later. Node 22 goes low one gate delay after that. The signal PUCLR goes high two gate delays after node 24 goes high. This signals the end of the power-up sequence, and allows the remaining circuitry on the chip to undergo normal operation.

When nodes 22 and 24 change value, transmission gate 28 will be driven to the non-conducting state and Q16 will be turned off. At the same time, Q20 will be turned on by the low signal from node 22. This ensures that the signal on line 26 will be connected to Vcc and remain high. Without transistor Q20, line 26 will be floating and the input to latch 12 will be unknown.

When Q16 is turned off, no current flows through the threshold detect circuit. Thus, whenever the power-up clear sequence has been completed, the threshold detect circuit shuts down and draws no standby power. Without transistor Q16 to isolate Q17 from Vcc, current would continue to flow through Q17 and Q18.

The latch 12 will remain in the non-preferred, or normal circuit operation, state unless Vcc drops below VT. In that case, the circuit shuts off and capacitor C1 will slowly discharge by way of leakage currents through Q2 and Q4. If Vcc drops below VT for only a short period of time, the latch 12 may remain in the non-preferred state when the circuitry powers-up again. This is undesirable in the preferred embodiment, as it is desired to reset all the circuitry on the chip whenever Vcc drops below VT. This ensures known operating states at all times.

To ensure that the latch 12 powers-up in a preferred state after a transient drop in Vcc, the transient protect circuit 18 discharges C1 to ground as soon as Vcc drops below VT. This is accomplished through a charge pump technique used on capacitor C2. In the normal operating mode, with PUCLR high, the voltage at node 20 is high and C1 is charged to Vcc. Transistor Q21 charges C2 to Vcc, and then turns off. The gate of Q23 is coupled to Vcc, which is at least as high as the voltage on C2, so that Q23 is off. Q24 is on whenever Vcc is greater than VT, holding Q22 off. No current flows through Q24 because Q23 is off.

When Vcc falls below its maximum value, the voltage on C2 will remain constant. When Vcc drops below its maximum value by the amount VT, Q23 will turn on and begin to discharge C2 through Q24. The voltage on C2 will remain greater than Vcc by the value VT. When Vcc drops below VT, Q24 will turn off. At that point, the voltage at the gate of Q22 will be approximately 2 VT, which is the voltage on the capacitors. Q22 will thus turn on, and discharge capacitor C1. C1 will discharge quickly through Q22, inasmuch as this is a direct, open path to ground. C2 will eventually discharge by way of leakage currents through Q24.

Even if Vcc should stay below VT for only a short period of time, C1 will be discharged through Q22 and the latch 12 will be assured of powering-up in the preferred state as described above. If Vcc does not drop below VT, Q22 will remain off and C1 will remain charged. This ensures that the voltage at node 20 always remains high unless Vcc drops too low.

Circuitry has been described which can be used to control the power-up sequence in an integrated circuit chip. Once the power-up sequence is completed, the power-up clear circuitry switches itself off and draws no standby power. If the supply voltage drops, but not below VT, the power-up clear circuitry will not clear the circuit when Vcc rises. However, if Vcc drops below VT, the circuitry will always go through the power-up clear sequence when Vcc rises again. Thus, the latch circuitry 12 is always kept in the desired state regardless of fluctuations in the supply voltage Vcc.

The present invention has been illustrated by the circuitry described above, and it will become apparent to those skilled in the art that various modifications and alterations may be made thereto. Such variations fall within the spirit of the present invention, the scope of which is defined by the appended claims.

Martin, Robert, Womack, Richard H., Barton, Brock

Patent Priority Assignee Title
10359452, Jul 11 2012 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Diagnostic device, apparatus and method
4716322, Mar 25 1986 Texas Instruments Incorporated Power-up control circuit including a comparator, Schmitt trigger, and latch
4746822, Mar 20 1986 XILINX, Inc.; Xilinx, Inc CMOS power-on reset circuit
4818904, Apr 01 1987 Mitsubishi Denki Kabushiki Kaisha Power on reset pulse generating circuit sensitive to rise time of the power supply
4900950, Jun 12 1987 SGS Thomson Microelectronics S.A. Power on reset circuit for a MOS technology integrated circuit
4902907, Nov 18 1987 Fujitsu Microelectronics Limited Reset signal generating circuit
4985641, May 07 1988 Mitsubishi Denki Kabushiki Kaisha Semiconductor integrated circuit device having selectable operational functions
5463335, Oct 30 1992 International Business Machines Corporation Power up detection circuits
5519346, Jun 22 1994 Google Technology Holdings LLC Selective restart circuit for an electronic device
5612641, Jan 31 1994 Micron Technology, Inc Circuit for covering initial conditions when starting-up an integrated circuit device
5825220, Jan 16 1996 Kabushiki Kaisha Toshiba Auto-clear circuit and integrated circuit including an auto-clear circuit for initialization based on a power supply voltage
6060919, Dec 04 1998 Ramtron International Corporation CMOS preferred state power-up latch
6107847, Dec 30 1997 Rambus, Inc Zero power reset circuit for low voltage CMOS circuits
6335646, Apr 28 1999 OKI SEMICONDUCTOR CO , LTD Power-on reset circuit for generating a reset pulse signal upon detection of a power supply voltage
6661264, Sep 28 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Releasing functional blocks in response to a determination of a supply voltage predetermined level and a logic predetermined initial state
6819539, Aug 20 2001 PEARL IP LICENSING LLC Method for circuit recovery from overstress conditions
6909319, Sep 27 2001 PICONETICS INTELLECTUAL PROPERTY TRUST Low power charge pump method and apparatus
7142400, Mar 27 2002 MONTEREY RESEARCH, LLC Method and apparatus for recovery from power supply transient stress conditions
7425859, Apr 12 2005 Texas Instruments Incorporated Apparatus and method for generating pulses
7504870, Apr 07 2006 STMicroelectronics, Inc.; STMicroelectronics, Inc Power-on reset circuit
Patent Priority Assignee Title
4045688, Oct 26 1976 RCA Corporation Power-on reset circuit
4103187, Sep 19 1975 Kabushiki Kaisha Suwa Seikosha Power-on reset semiconductor integrated circuit
4196362, Mar 12 1977 Nippon Electric Co., Ltd. Clear signal generator circuit
4385245, Jun 01 1981 Motorola, Inc. MOS Power-on reset circuit
4409501, Jul 20 1981 Motorola Inc. Power-on reset circuit
4419596, May 09 1979 Fujitsu Limited Power on clear circuit
4446381, Apr 22 1982 ZiLOG, Inc. Circuit and technique for initializing the state of bistable elements in an integrated electronic circuit
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 16 1984WOMACK, RICHARD H TEXAS INSTRUMENTS INCORPORATED A DE CORPASSIGNMENT OF ASSIGNORS INTEREST 0042320725 pdf
Feb 17 1984Texas Instruments Incorporated(assignment on the face of the patent)
Feb 17 1984BARTON, BROCKTEXAS INSTRUMENTS INCORPORATED A DE CORPASSIGNMENT OF ASSIGNORS INTEREST 0042320725 pdf
Feb 17 1984MARTIN, ROBERTTEXAS INSTRUMENTS INCORPORATED A DE CORPASSIGNMENT OF ASSIGNORS INTEREST 0042320725 pdf
Date Maintenance Fee Events
Sep 15 1989M173: Payment of Maintenance Fee, 4th Year, PL 97-247.
Sep 20 1989ASPN: Payor Number Assigned.
Sep 24 1993M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 30 1997M185: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Apr 08 19894 years fee payment window open
Oct 08 19896 months grace period start (w surcharge)
Apr 08 1990patent expiry (for year 4)
Apr 08 19922 years to revive unintentionally abandoned end. (for year 4)
Apr 08 19938 years fee payment window open
Oct 08 19936 months grace period start (w surcharge)
Apr 08 1994patent expiry (for year 8)
Apr 08 19962 years to revive unintentionally abandoned end. (for year 8)
Apr 08 199712 years fee payment window open
Oct 08 19976 months grace period start (w surcharge)
Apr 08 1998patent expiry (for year 12)
Apr 08 20002 years to revive unintentionally abandoned end. (for year 12)