What is disclosed is a memory module to and from which multibit binary words are stored and read out. Each multibit binary word comprises a standard byte size and one or more other memory bits that may be used for purposes such as parity checking. The modules may be mounted on a printed circuit mother board from which power, control signals and binary words are applied to and taken from the module.
|
1. A memory module for installation on a printed circuit motherboard comprising
nine data memory chips for storing digital data, each having a data input and output, control input, and an address input, and each being packaged in a plastic leaded chip carrier, wherein said ninth memory chip is for storing detection and correction information associated with the eight data memory chips, an expoxy-glass printed circuit board substrate having a length and width adequate for mounting thereon only in a single row said nine memory chips and for interconnecting the control inputs and the address inputs of the memory chips so that bytes of digital information may be input to or output from the memory chips, the substrate including thirty terminals for providing access to the data inputs and outputs, control inputs, and address inputs of the nine memory chips and to enable reading and writing of information into and out of the nine chips, support means for supporting the memory module at an angle with respect to a motherboard and decoupling capacitors mounted on said substrate and coupled to the memory chips for suppressing transient voltages.
2. The module of
|
This is a continuation of copending application Ser. No. 873,879, filed on June 12, 1986, now U.S. Pat. No. 4,656,605, which is a continuation of Ser. No. 528,817, filed On Sept. 2, 1983, now abandoned.
This invention relates to memories and more particularly to modular memories providing storage and retrieval of binary words.
The present invention is a memory modular on which a plurality of memory components each storing or reading one binary bit at a time have their power, control, input/output and other access leads interconnected so there is only one set of these leads available at terminals of the module. A first plurality of these memories provide for one binary word being input or output to the memory module at a time. In addition, I add another individual memory intended for purposes such as parity checking and error correction. This additional memory has its power and control leads interconnected with the other memories within the module, but has separate input/output lead(s) and column address select leads to enable independent accessing or addressing of the parity memory.
My invention will be understood on reading the following detailed description in conjunction with the drawing in which:
FIG. 1 is an electrical block diagram of my novel memory module; and
FIG. 2 is a mechanical layout drawing of the memory module.
In FIG. 1 is seen the electrical block diagram of my invention. In one embodiment of my invention, the embodiment shown in FIG. 1, eight individual memory chips 10-17, each capable of storing a zero or a one binary bit at each memory location, are accessed by a multi-bit address applied to address leads 19 which comprises eight leads. With this embodiment of my invention, single input/output leads 20-27 are provided respectively to each of memory chips 10-17 to provide a total of eight input/output leads making up an eight bit binary word. Control lead 29 connected to one input of each of memory chips 10-17 on the module 30 indicates whether a read or write operation is be performed at the location identified by the address present on the eight address leads 19 which are interconnected to the addressing inputs on each of chips 10-17.
In a manner well known in the art the concurrent addressing and control of chips 10-17 which are connected in parallel permits an eight bit byte or binary word to be store in or read out of memory chips 10-17 for each read or write operation.
In accordance with the preferred embodiment of my invention I provide an extra memory chip 18 similarly connected in parallel with memory chips 10-17, the read/write control leads of which are interconnected with the control leads 29 connected to memory chips 10-17 with the exception of the column address select lead 31. Memory chips 18 has a data input lead 28 and a separate data output lead 32 as distinguished from memory chips 10-17 which respectively use common input/output data leads 20-27 for both data input and output. A total of ten input/output data leads 20-28 and 32 are therefore provided on the edge of the memory module 30 as shown and eight bit binary words plus and extra ninth bit for functions such as parity checking are stored in or read out of the memory module 30. A separate column address select lead 31 is provided for memory chip 18 to enable independent operation for the parity function.
When it is desired to store a binary word made up of a eight bit byte/word with a ninth parity bit in a specific address location in memory chips 10-17 and 18, the binary bits are applied to terminals on the edge of memory module 30 which are connected to common input/output leads 20-27 and to input lead 28. Each of the nine binary bits is thereby applied to the input respectively of memory chips 10-18. A signal is then applied to control lead 29 at a terminal on the edge of memory module 30, which control lead 29 is connected to the read/write control input chips 10-18. Finally, a multibit binary address is applied to the multiple address leads 19 also on the edge of memory module 30, which addressing leads are connected to the addressing inputs of each of memory chips 10-18. In response to all the above signals applied to the appropriate terminals of memory mudule 30, the binary word on input/output leads 20-27 and the extra binary bit on input lead 28 are stored respectively in memory chips 10-17 and 18 at the address indicated by the binary number on address leads 19.
Similarly, when it is desired to read a binary word out of memory module 30, a read signal is applied to read/write control lead 29 and a binary address is applied to address leads 19. In response thereto, the binary word stored in memory module 30 at the indicated address is read out of memory chips 10-17 and 18 respectively onto input/output leads 20-27 and output lead 32.
Referring to FIG. 2, there is shown a physical layout of my memory module 30. The nine memory chips 10-18 are mounted on a substrate 31 that may be a printed circuit board or ceramic. The memory chips 10-18 may be dynamic RAMs (D-RAM) advantageously packaged in small plastic leaded chip carriers available from Texas Instruments and soon from other companies such as National Semiconductor, Motorola, and AMD. Also mounted on the substrate of module 30 are small ceramic decoupling capacitors 33-40, having the value between 0.1 and 0.22 ufd, and connected between each of memory chips 10-18 to suppress transient voltage spikes. By using the small D-RAMs and small capacitors, module 30 may have physical dimensions in the order of three-fourths inch by three inches while providing large memory capacity. Sixty-four thousand words on the module are presently possible and two hundred fifty-six thousand bytes are feasible with the physical dimensions of module 30 only being slightly larger.
With my invention the input, output and control of the memory elements 10-18 on module 30 may be accomplished via only thirty terminals on the edge of the module. Use of module 30 in lieu of memory chips in conventional dual in line terminal packages normally mounted in rows and columns on a printed circuit board enables an eight-fold density increase over previous circuit assembly technology,
In addition, by having an extra memory chip parity may be checked. By having separate control of the extra memory chip a system designer has more flexibility in designing parity operation.
While what has been described hereinabove is the preferred embodiment of my invention, it will be obvious to those skilled in the art that numerous changes may be made without departing from the spirit or scope of the invention. More than one bit may be used for parity checking or other purposes. In addition, rather than using discrete memory chips, the unpackaged dies may be mounted on a substrate to implement my invention in a hybrid integrated circuit package or in a large scale integrated circuit package.
Patent | Priority | Assignee | Title |
10952327, | Apr 27 2018 | Samsung Electronics Co., Ltd. | Semiconductor module |
5126910, | May 19 1989 | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | Modular computer memory circuit board |
5164916, | Mar 31 1992 | SAMSUNG ELECTRONICS CO , LTD | High-density double-sided multi-string memory module with resistor for insertion detection |
5200917, | Nov 27 1991 | Micron Technology, Inc. | Stacked printed circuit board device |
5204287, | Jun 28 1991 | Texas Instruments Incorporated | Integrated circuit device having improved post for surface-mount package |
5244403, | Apr 10 1991 | Augat Inc. | Electronic component socket with external latch |
5260892, | Nov 21 1991 | Sun Microsystems, Inc. | High speed electrical signal interconnect structure |
5270964, | May 19 1992 | SUN MICROSYSTEMS, INC , A CORP OF DE | Single in-line memory module |
5272664, | Apr 21 1993 | Hewlett Packard Enterprise Development LP | High memory capacity DRAM SIMM |
5283877, | Jul 17 1990 | Sun Microsystems, Inc.; Xerox Corporation | Single in-line DRAM memory module including a memory controller and cross bar switches |
5355377, | Nov 23 1993 | TECHNOLOGY PROPERTIES LIMITED LLC | Auto-selectable self-parity generator |
5402385, | Feb 05 1992 | Hitachi Maxell, Ltd. | Memory card |
5419712, | Mar 06 1992 | Thomas & Betts International, Inc | Edge card interconnection system |
5423691, | Mar 06 1992 | Thomas & Betts International, Inc | Edge card interconnection system |
5438536, | Apr 05 1994 | SAMSUNG ELECTRONICS CO , LTD | Flash memory module |
5449297, | Mar 10 1994 | Thomas & Betts International, Inc | Edge card connector |
5465229, | May 19 1992 | Sun Microsystems, Inc. | Single in-line memory module |
5513135, | Dec 02 1994 | International Business Machines Corporation | Synchronous memory packaged in single/dual in-line memory module and method of fabrication |
5532954, | May 19 1992 | Sun Microsystems, Inc. | Single in-line memory module |
5661339, | Sep 16 1992 | Thin multichip module | |
5713744, | Sep 28 1994 | The Whitaker Corporation | Integrated circuit socket for ball grid array and land grid array lead styles |
5731633, | Sep 16 1992 | Gary W., Hamilton | Thin multichip module |
5787043, | Sep 20 1989 | Renesas Electronics Corporation | Semiconductor memory device having a redundancy capability |
5790447, | May 15 1995 | Hewlett Packard Enterprise Development LP | High-memory capacity DIMM with data and state memory |
5798961, | Aug 23 1994 | EMC Corporation | Non-volatile memory module |
5841686, | Nov 22 1996 | Super Talent Electronics, Inc | Dual-bank memory module with shared capacitors and R-C elements integrated into the module substrate |
5856937, | Nov 22 1996 | Super Talent Electronics, Inc | Processor module with dual-bank SRAM cache having shared capacitors and R-C elements integrated into the module substrate |
5973951, | May 19 1992 | Sun Microsystems, Inc. | Single in-line memory module |
6008538, | Oct 08 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing redundancy for fabricating highly reliable memory modules |
6023556, | Jan 29 1997 | I-DATA INTERNATIONAL, INC | Processing print job image data |
6049476, | May 15 1995 | Hewlett Packard Enterprise Development LP | High memory capacity DIMM with data and state memory |
6060339, | Oct 08 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing redundancy for fabricating highly reliable memory modules |
6093029, | Sep 08 1998 | Altera Corporation | Vertically stackable integrated circuit |
6215181, | Oct 08 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing redundancy for fabricating highly reliable memory modules |
6274390, | Nov 18 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus providing redundancy for fabricating highly reliable memory modules |
6531772, | Oct 08 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Electronic system including memory module with redundant memory capability |
6720652, | Oct 08 1996 | Micron Technology, Inc. | Apparatus providing redundancy for fabricating highly reliable memory modules |
6841868, | Oct 08 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory modules including capacity for additional memory |
7033861, | May 18 2005 | TAMIRAS PER PTE LTD , LLC | Stacked module systems and method |
7193310, | Dec 14 2001 | TAMIRAS PER PTE LTD , LLC | Stacking system and method |
7202555, | Oct 26 2001 | TAMIRAS PER PTE LTD , LLC | Pitch change and chip scale stacking system and method |
7289327, | Feb 27 2006 | ENTORIAN TECHNOLOGIES L P | Active cooling methods and apparatus for modules |
7324352, | Sep 03 2004 | ENTORIAN TECHNOLOGIES L P | High capacity thin module system and method |
7393226, | Mar 08 2006 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Thin multichip flex-module |
7394149, | Mar 08 2006 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Thin multichip flex-module |
7423885, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Die module system |
7429788, | Mar 08 2006 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Thin multichip flex-module |
7443023, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | High capacity thin module system |
7446410, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Circuit module with thermal casing systems |
7459784, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | High capacity thin module system |
7468893, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Thin module system and method |
7480152, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Thin module system and method |
7511968, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Buffered thin module system and method |
7511969, | Feb 02 2006 | TAMIRAS PER PTE LTD , LLC | Composite core circuit module system and method |
7520781, | Mar 08 2006 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Thin multichip flex-module |
7522421, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Split core circuit module |
7522425, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | High capacity thin module system and method |
7542297, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Optimized mounting area circuit module system and method |
7579687, | Jan 13 2006 | TAMIRAS PER PTE LTD , LLC | Circuit module turbulence enhancement systems and methods |
7595550, | Oct 26 2001 | TAMIRAS PER PTE LTD , LLC | Flex-based circuit module |
7602613, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Thin module system and method |
7606040, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Memory module system and method |
7606042, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | High capacity thin module system and method |
7606049, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Module thermal management system and method |
7606050, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Compact module system and method |
7616452, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Flex circuit constructions for high capacity circuit module systems and methods |
7626259, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Heat sink for a high capacity thin module system |
7656678, | Oct 26 2001 | TAMIRAS PER PTE LTD , LLC | Stacked module systems |
7724530, | Jan 02 2008 | MICROELECTRICS ASSEMBLY TECHNOLOGIES, INC | Thin multi-chip flex module |
7737549, | Nov 18 2005 | OVID DATA CO LLC | Circuit module with thermal casing systems |
7760513, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Modified core for circuit module system and method |
7768796, | Sep 03 2004 | TAMIRAS PER PTE LTD , LLC | Die module system |
7787254, | Mar 08 2006 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Thin multichip flex-module |
7796399, | Jan 02 2008 | MICROELECTRICS ASSEMBLY TECHNOLOGIES, INC | Thin multi-chip flex module |
8345431, | Jan 02 2008 | MICROELECTRICS ASSEMBLY TECHNOLOGIES, INC | Thin multi-chip flex module |
8559181, | Dec 29 2008 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Thin multi-chip flex module |
8817458, | Oct 17 2012 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Flexible circuit board and connection system |
8834182, | Oct 17 2012 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Pierced flexible circuit and compression joint |
8837141, | Oct 17 2012 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Electronic module with heat spreading enclosure |
8899994, | Oct 17 2012 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Compression connector system |
8902606, | Oct 17 2012 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Electronic interconnect system |
9338895, | Oct 17 2012 | MICROELECTRONICS ASSEMBLY TECHNOLOGIES, INC | Method for making an electrical circuit |
RE42252, | Jan 02 2008 | Microelectronics Assembly Technologies, Inc. | Thin multi-chip flex module |
Patent | Priority | Assignee | Title |
3599146, | |||
3972033, | Dec 27 1973 | Honeywell Information Systems Italia | Parity check system in a semiconductor memory |
4656605, | Sep 02 1983 | Wang Laboratories, Inc. | Single in-line memory module |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 20 1987 | Wang Laboratories, Inc. | (assignment on the face of the patent) | / | |||
Sep 15 1989 | WANG LABORATORIES, INC | FIRST NATIONAL BANK OF BOSTON | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 005296 | /0001 | |
Aug 30 1993 | FIRST NATIONAL BANK OF BOSTON, AS TRUSTEE | WANG LABORATORIES, INC | TERMINATION OF SECURITY INTEREST | 006932 | /0001 | |
Dec 20 1993 | WANG LABORATORIES, INC | CONGRESS FINANCIAL CORPORATION NEW ENGLAND | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 006932 | /0047 | |
Jan 30 1995 | CONGRESS FINANCIAL CORPORATION NEW ENGLAND | WANG LABORATORIES, INC | RELEASE OF SECURITY INTEREST IN AND REASSIGNMENT OF U S PATENTS AND PATENT APPLICATIONS | 007341 | /0041 | |
Jan 30 1995 | WANG LABORATORIES, INC | BT COMMERCIAL CORPORATION AS AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 007377 | /0072 | |
Aug 28 1996 | WANG LABORATORIES, INC | BT COMMERICAL CORPORATION | SECURITY AGREEMENT | 008246 | /0001 | |
Mar 13 1998 | WANG LABORATORIES, INC | Bankers Trust Company | SECURITY AGREEMENT | 009586 | /0961 | |
Dec 20 2001 | GETRONICSWANG CO LLC | DIPIETRO, VITO J | RECORDATION OF LICENSE ON GOVERNMENTAL REGISTER | 013158 | /0776 |
Date | Maintenance Fee Events |
Aug 12 1991 | M173: Payment of Maintenance Fee, 4th Year, PL 97-247. |
Sep 04 1991 | ASPN: Payor Number Assigned. |
Jul 14 1995 | M184: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 17 1999 | M185: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 23 1991 | 4 years fee payment window open |
Aug 23 1991 | 6 months grace period start (w surcharge) |
Feb 23 1992 | patent expiry (for year 4) |
Feb 23 1994 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 23 1995 | 8 years fee payment window open |
Aug 23 1995 | 6 months grace period start (w surcharge) |
Feb 23 1996 | patent expiry (for year 8) |
Feb 23 1998 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 23 1999 | 12 years fee payment window open |
Aug 23 1999 | 6 months grace period start (w surcharge) |
Feb 23 2000 | patent expiry (for year 12) |
Feb 23 2002 | 2 years to revive unintentionally abandoned end. (for year 12) |