A method of forming double polysilicon contacts to underlying diffused regions of a semiconductor body which includes forming first and second level electrically conductive silicon layers over the body which contact respective first and second diffused regions of the body. The diffused regions are formed such that said first diffused region is ringed by said second diffused region. The second silicon layer thus overlaps the first silicon layer. The top surfaces of the first and second silicon layers are silicided such that the silicide formed over the first silicon layer is aligned with the edge of the second silicon layer.

Patent
   4789885
Priority
Feb 10 1987
Filed
Feb 10 1987
Issued
Dec 06 1988
Expiry
Feb 10 2007
Assg.orig
Entity
Large
37
5
all paid
1. A bipolar transistor device having base and emitter diffused regions formed in a body thereof, comprising:
a first level of electrically conductive silicon contacting a diffused base region thereof;
a second level of electrically conductive silicon contacting a diffused emitter region thereof self-aligned with and nested within said diffused base region, said second level partially overlapping said first level of silicon;
silicide layers formed over top surfaces of said first and second level of silicon such that the silicide over said first level is aligned with an outer edge of said second level of silicon.
2. A device according to claim 1, wherein a side wall oxide layer is formed over a sidewall of said second level of silicon prior to silicide being formed over said first level so as to prevent bridging between silicide on said first level and that on said second level of silicon.
3. A device according to claim 1, further comprising an insulating region adjacent said diffused base region, the first level of electrically conductive silicon contacting said insulating region and said silicide layer on the top surface of said first level of electrically conductive silicon extending over a portion of said level above said insulating region for providing an elongated, low resistance local electrical interconnection between the base diffused region and the silicide layer on the top surface of the first layer of conductive silicon.

The present invention relates to a self-aligned silicide process for use in a self-aligned double polysilicon process as a means of improving the performance of bipolar transistors.

Current bipolar technology is capable of fabricating transistors with dimensions below about 5 microns from one side to the other. Such reduced dimensions translate into high speed provided the effects of parasitic resistances and capacitances can be minimized. By using trench isolation in combination with a double polysilicon process, greatly reduced base resistance, collector-base capacitance, and collector-substrate capacitance can be achieved. One limiting factor to achieving further reductions in factors such as base resistance is the contact resistance in the polysilicon that is used to contact the base and emitter.

Accordingly, it is an object of the invention to provide a process for improving the double polysilicon process as used on bipolar transistors. It is a further object of the invention to provide a process that lowers the polysilicon contact resistance and thereby enhances transistor performance.

According to the invention there is provided a method of forming double polysilicon emitter and base contacts for a bipolar transistor which consists of depositing and patterning a first layer of polysilicon so as to contact a first diffused region. An insulator coating is formed over the first layer and a second layer of polysilicon is deposited to contact a second diffused region nested within the first diffused region and to overlap the first polysilicon layer. The insulator layer is patterned and etched to form an opening which is aligned to a periphery of the first layer. Both the second layer and the exposed area of the first layer of polysilicon are then silicided.

The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as other features and advantages thereof, will be best understood by reference to the detailed description which follows, read in conjunction with the accompanying drawings, wherein:

FIGS. 1-8 are cross sectional views, greatly enlarged showing the double polysilicon forming steps in accordance with a preferred embodiment of the invention; and

FIG. 9 is a plan view of the structure of FIG. 8 showning the polysilicon contacts.

Referring to FIG. 1 there is shown in cross section the structure of a high density bipolar transistor having an N+ DUF region 12 formed over a P-substrate 10 and and N-type epitaxial layer 14 formed over the N+ DUF region. A deep N+ collector contacting region 20 is implanted and diffused in the N-type epitaxial region 14 between field oxide isolation regions 18. In an adjacent area bounded by oxide isolation regions 18 are formed an intrinsic P-type base 26, an N+ diffused emitter region 30 in the base 26 and an extrinsic P+ base region 28 encircling the emitter 30. The entire structure is surrounded by a deep trench 16 having a thin oxide layer 22 and filled with polysilicon 24. The formation of such a structure is discussed in detail in a co-pending application assigned to Texas Instruments Incorporated and filed under Ser. No. 824,388 on Jan. 30, 1987, now abandoned and entitled "Polysilicon Self-aligned Bipolar Device and Process of Manufacturing Same". A continuation-in-part application of the latter was filed on Nov. 16, 1986 under Ser. No. 932,752.

The double polysilicon process is applied to the latter structure by forming a first layer 32 of polysilicon doped with boron to a sheet resistance of 50 to 200 ohms per square to make it P+ conductivity type. Alternatively, amorphous silicon could be used instead of polysilicon. Layer 32 is then patterned and etched to the shape shown in FIG. 1 using an oxide mask 34. As shown in FIG. 2, next an oxide layer 33 is conformally deposited by a low pressure chemical vapor deposition. The oxide 33 is then etched back as seen in FIG. 3 with an anisotropic dry etch leaving sidewall oxide plugs 35 around the edges of the P+ doped polysilicon 32.

Next polysilicon is deposited over the slice by known methods and then doped N+ type by a phosphorous implant at an energy in the range of 80 to 100 keV and at a concentration in the range of 5×1015 to 2×1016 atoms per square centimeter. The polysilicon is then patterned and etched to form emitter 36 and collector 38 contacts as seen in FIG. 4. Heating the polysilicon 36 causes the phosphorous to drive down into the intrinsic base area 26 and form an N+ emitter region 30 therein. At the same time boron previously implanted into the first level of polysilicon diffuses into the epitaxial layer 14 to form extrinsic P+ conductivity base areas 28.

Photoresist 40 is deposited and patterned to define, in combination with emitter polysilicon 36, an area of base polysilicon 32 to be subsequently exposed as shown in FIG. 5. Oxide in the latter area is then etched with an etchant that selectively etches oxide over polysilicon so as to expose the area of polysilicon 32. The photoresist is then stripped.

Optionally, a layer of oxide may then be deposited by low pressure chemical vapor deposition and then etched back by an anisotropic dry etch to leave sidewall plug 44 around the edge of the emitter polysilicon 36 as shown in FIG. 6. Such a plug is desirable to reduce the risk of filament formation bridging a subsequently formed silicide layer on the emitter polysilicon contact 36 with one formed on the base polysilicon contact 32.

A layer of platinum (or other suitable metal which can form silicide with silicon) is sputtered over the slice and then heated up to a temperature at which the deposited platinum in contact with the polysilicon reacts with the latter to form platinum silicide. The unreacted platinum is then cleared by a suitable etchant leaving silicide layers 52, 48 and 50 over the emitter 36, base 32 and collector 38, respectively, as shown in FIG. 7. Although platinum is a preferred metal, other metals such as titanium, cobalt, tungsten, etc. could be used.

A layer of phosphosilicate glass (PSG) 53 is then deposited for stabilization. Subsequently, metal contacts are formed by first depositing an insulator layer 54 such as plasma oxide, planarizing the latter, patterning and etching openings to the silicided areas, resistor contacts (not shown) and Schottky diodes (not shown) and sputtering over the openings a sticking layer such as a mixture of titanium and tungsten, or tungsten silicide which is designed to enhance bonding of a subsequently deposited tungsten layer to underlying surfaces. Next tungsten is conformally deposited over the surface and openings until the openings are filled. The tungsten on the top surface is then planarized and etched back and aluminum leads 56, 58 and 60 formed over the corresponding tungsten plugs 62, 64 and 66 as shown in FIG. 8.

As shown in FIG. 9, the base polysilicon silicided area 48 rings the emitter silicided area 52 providing a substantially equipotential surface therearound. The large amount of polysilicon area that is silicided maximizes the amount of polysilicon in line between the underlying diffused area and the tungsten plug that is effective in conducting current. Thus, the polysilicon becomes a low resistance local interconnect.

Clearly, the technique is applicable to any double polysilicon process and is not limited to the particular structure disclosed herein.

While this invention has been described with reference to an illustrative embodiment, this description is not intended to be construed in a limiting sense. Various modifications of the illustrative embodiment, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to this description. It is, therefore, contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the invention.

Brighton, Jeffrey E., Hollingsworth, Deems R., Welch, Michael, McMann, Ronald E., Torreno, Jr., Manuel L., Sullivan, Charles W.

Patent Priority Assignee Title
5010039, May 15 1989 INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP OF NEW YORK Method of forming contacts to a semiconductor device
5183782, Jan 26 1991 Sharp Kabushiki Kaisha Process for fabricating a semiconductor device including a tungsten silicide adhesive layer
5319232, Nov 25 1991 Freescale Semiconductor, Inc Transistor having a lightly doped region
5324672, Oct 24 1991 Sony Corporation Manufacturing method for bipolar transistor
5324983, Jun 24 1991 Hitachi, Ltd. Semiconductor device
5420457, Nov 12 1993 AT&T Corp. Lateral high-voltage PNP transistor
5516708, Nov 17 1994 STMICROELECTRONICS N V Method of making single polysilicon self-aligned bipolar transistor having reduced emitter-base junction
5541440, Jul 28 1993 Mitsubishi Denki Kabushiki Kaisha Isolation structure for semiconductor device
5541444, Sep 09 1989 Canon Kabushiki Kaisha & Tadahiro Ohmi Device and method of manufacturing the same and semiconductor device and method of manufacturing the same
5633196, May 31 1994 SGS-Thomson Microelectronics, Inc.; SGS-Thomson Microelectronics, Inc Method of forming a barrier and landing pad structure in an integrated circuit
5693971, Jul 14 1994 Micron Technology, Inc Combined trench and field isolation structure for semiconductor devices
5702979, May 31 1994 SGS-Thomson Microelectronics, Inc. Method of forming a landing pad structure in an integrated circuit
5719071, Dec 22 1995 SGS-Thomson Microelectronics, Inc. Method of forming a landing pad sturcture in an integrated circuit
5793111, May 31 1994 SGS-Thomson Microelectronics, Inc. Barrier and landing pad structure in an integrated circuit
5828130, Dec 22 1995 STMicroelectronics, Inc Method of forming a landing pad structure in an integrated circuit
5894160, Dec 22 1994 STMicroelectronics, Inc Method of forming a landing pad structure in an integrated circuit
5903026, Jul 14 1994 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Isolation structure for semiconductor devices
5909636, Dec 22 1994 STMicroelectronics, Inc Method of forming a landing pad structure in an integrated circuit
5914518, Dec 22 1994 STMicroelectronics, Inc Method of forming a metal contact to landing pad structure in an integrated circuit
5945738, May 31 1994 STMicroelectronics, Inc Dual landing pad structure in an integrated circuit
5956615, May 31 1994 STMicroelectronics, Inc Method of forming a metal contact to landing pad structure in an integrated circuit
6025265, Dec 22 1995 STMicroelectronics, Inc Method of forming a landing pad structure in an integrated circuit
6043130, May 17 1999 National Semiconductor Corporation Process for forming bipolar transistor compatible with CMOS utilizing tilted ion implanted base
6093963, Dec 22 1994 STMicroelectronics, Inc Dual landing pad structure including dielectric pocket
6130140, Jul 14 1994 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming an isolation structure in a semiconductor device
6251739, May 23 1997 Infineon Technologies AG Integrated circuit, components thereof and manufacturing method
6255184, Aug 30 1999 Episil Technologies, Inc. Fabrication process for a three dimensional trench emitter bipolar transistor
6262472, May 17 1999 National Semiconductor Corporation Bipolar transistor compatible with CMOS utilizing tilted ion implanted base
6313000, Nov 18 1999 National Semiconductor Corporation Process for formation of vertically isolated bipolar transistor device
6406972, May 23 1997 Infineon Technologies AG Integrated circuit, components thereof and manufacturing method
6479880, Jul 14 1994 Micron Technology, Inc. Floating gate isolation device
6504232, May 23 1997 Infineon Technologies AG Integrated circuit components thereof and manufacturing method
6528375, May 17 1999 National Semiconductor Corporation Bipolar transistor compatible with CMOS utilizing tilted ion implanted base
6610578, Jul 11 1997 Infineon Technologies AG Methods of manufacturing bipolar transistors for use at radio frequencies
6656812, Nov 23 1999 STMICROELECTRONICS S A Vertical bipolar transistor having little low-frequency noise and high current gain, and corresponding fabrication process
6734524, Dec 31 2002 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Electronic component and method of manufacturing same
RE36938, Aug 17 1998 STMicroelectronics, Inc. Method of forming a landing pad structure in an integrated circuit
Patent Priority Assignee Title
4583106, Aug 04 1983 International Business Machines Corporation Fabrication methods for high performance lateral bipolar transistors
4625391, Jun 23 1981 Tokyo Shibaura Denki Kabushiki Kaisha Semiconductor device and method for manufacturing the same
4670967, Dec 27 1983 Kabushiki Kaisha Toshiba Forming multilayer interconnections for a semiconductor device by vapor phase growth process
4712125, Aug 06 1982 International Business Machines Corporation Structure for contacting a narrow width PN junction region
4729965, Aug 10 1984 Hitachi, Ltd. Method of forming extrinsic base by diffusion from polysilicon/silicide source and emitter by lithography
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 05 1987BRIGHTON, JEFFREY E TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TX , 75265, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0046740211 pdf
Feb 05 1987HOLLINGSWORTH, DEEMS R TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TX , 75265, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0046740211 pdf
Feb 05 1987WELCH, MICHAELTEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TX , 75265, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0046740211 pdf
Feb 05 1987MC MANN, RONALD E TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TX , 75265, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0046740212 pdf
Feb 05 1987TORRENO, MANUEL L JR TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TX , 75265, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0046740212 pdf
Feb 05 1987SULLIVAN, CHARLES W TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TX , 75265, A CORP OF DE ASSIGNMENT OF ASSIGNORS INTEREST 0046740212 pdf
Feb 10 1987Texas Instruments Incorporated(assignment on the face of the patent)
Date Maintenance Fee Events
Dec 13 1991M173: Payment of Maintenance Fee, 4th Year, PL 97-247.
Jan 18 1992ASPN: Payor Number Assigned.
Apr 01 1996M184: Payment of Maintenance Fee, 8th Year, Large Entity.
May 30 2000M185: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Dec 06 19914 years fee payment window open
Jun 06 19926 months grace period start (w surcharge)
Dec 06 1992patent expiry (for year 4)
Dec 06 19942 years to revive unintentionally abandoned end. (for year 4)
Dec 06 19958 years fee payment window open
Jun 06 19966 months grace period start (w surcharge)
Dec 06 1996patent expiry (for year 8)
Dec 06 19982 years to revive unintentionally abandoned end. (for year 8)
Dec 06 199912 years fee payment window open
Jun 06 20006 months grace period start (w surcharge)
Dec 06 2000patent expiry (for year 12)
Dec 06 20022 years to revive unintentionally abandoned end. (for year 12)