A high efficiency dropout regulator (60) drives an output transistor (22) with a PNP transistor (52) if the overhead voltage from input (14) to output (26) is below a predetermined voltage. If the overhead voltage exceeds the predetermined voltage, then a second PNP transistor (64) and an npn transistor (72) are used to drive the output transistor (22), resulting in a large reduction of power loss. The current drawn from the output transistor (22) by the npn transistor (72) is returned to the output.
|
12. A method of generating a desired output voltage in a voltage regulator comprising the steps of:
receiving an input voltage from an input; conducting current from said input to an output; controlling the amount of current conducted from input to output with a first control circuit if said input voltage exceeds the desired output voltage by less than a predetermined voltage; and controlling the amount of current conducted from said input to said output with a second control circuit including an npn transistor if said input voltage exceeds the desired output voltage by at least said predetermined voltage.
1. A low dropout regulator for generating a desired output voltage comprising:
an input for receiving an input voltage in excess of the desired output voltage; an output for generating the desired output voltage; a first current control element operable to conduct a current between said input and said output; first control circuitry for controlling the current through said first current control element when said input voltage exceeds the desired output voltage by less than a predetermined voltage; and second control circuitry including a npn transistor for controlling the current through said first current control element when said input voltage exceeds said desired output voltage by at least said predetermined voltage.
11. A low dropout regulator for generating a desired voltage comprising:
an input for receiving an input voltage; an output operable to supply the desired voltage; an output transistor operable to conduct current between said input and said output; a first driving transistor for driving said output transistor by drawing current from the base of said output transistor and supplying said drawn current to the output; differential circuitry for generating a voltage corresponding to the voltage present at said output;
a second driving npn transistor operable to drive said first driving transistor in response to said differential voltage when said input voltage exceeds said output voltage by more than a predetermined voltage; and a third driving transistor operable to drive said output transistor in response to said differential voltage when the voltage difference from said input to output does not exceed said predetermined voltage. 2. The regulator of
3. The regulator of
4. The regulator of
5. The regulator of
6. The regulator of
7. The regulator of
9. The regulator of
circuitry to generate a reference voltage; and differential circuitry for subtracting said reference voltage from the voltage across one of said resistors.
13. The method of
14. The method of
|
This invention pertains in general to low dropout regulators, and more particularly to a method and apparatus providing a low dropout regulator with high energy efficiency.
Low dropout regulators generate a regulated voltage output using a low voltage overhead between input and output. In a low dropout regulator, the input voltage may be as low as one volt above the regulated output voltage, making it suitable for use in applications where high voltage overheads are not available.
In order for integrated circuit low dropout regulators to function with a low voltage overhead, a PNP transistor is used as the output structure to conduct current to the output load. Since the PNP transistor is a low beta transistor, up to forty percent of the power delivered to the regulator may be wasted for quiescent biasing under a full load on the regulator. This power loss can result in excessive heating of the regulator and of the circuit board.
Presently, the power loss associated with the PNP transistor is reduced by optimizing the output transistor efficiency at a set load current by area scaling the output transistor. Whereas this technique works for specialized applications, it requires designing a new regulator for each minor application change. Furthermore, the solution does not prevent the waste of input power or the excessive regulator and board heating.
Therefore, a need has arisen for an integrated circuit low dropout regulator which efficiently utilizes the input power to reduce power loss and undesirable heating.
The present invention disclosed and claimed herein describes a method and apparatus for generating a regulated voltage output which substantially eliminates problems associated with prior low dropout regulator circuits
In one aspect of the invention, a low dropout regulator circuit is disclosed which comprises two control circuits for controlling an output transistor operable to conduct a current between an input and an output. The first control circuit controls the current through the first transistor in instances where the input voltage exceeds the desired regulated voltage by less than a predetermined voltage The second control circuitry controls the current through the first transistor in instances where the input voltage exceeds the desired voltage by more than the predetermined voltage. The second control circuitry takes advantage of a high efficiency NPN transistor to return the PNP base current back to the load when sufficient overhead is available.
This aspect of the invention allows the low dropout regulator to operate in high efficiency manner during periods where sufficient overhead is available to drive the NPN transistor. In periods where the regulator must operate with low voltage overhead, the regulator operates as a normal low dropout regulator. This aspect of the invention conserves a considerable portion of the power presently dissipated in the regulator, and reduces excessive regulator and board heating.
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying drawings in which:
FIG. 1 illustrates a previously developed low dropout regulator; and
FIG. 2 illustrates the low dropout regulator of the present invention.
The preferred embodiment of the present invention is best understood by referring to FIGS. 1 and 2 of the drawings, like numerals used for corresponding parts of the drawings
FIG. 1 illustrates a prior art low dropout regulator 10. An input voltage 12 is connected to an input node 14. The input node 14 is connected to a voltage reference 16, to an op amp 18 used as a differential amplifier, and to the emitter 20 of a PNP output transistor 22. The collector 24 of the PNP output transistor 22 is connected to output node 26 at which the regulated output 28 is generated. The output node 26 is connected to a lead of a first resistor 30. The other lead of the first resistor 30 is connected to the inverting input 32 of the op amp 18 and to a second resistor 34. The other lead of the second resistor 34 is connected to ground 36, as is the voltage reference 16. The output of the voltage reference 16 is connected to the noninverting input 38 of the op amp 18. The output 40 of the op amp 18 is connected to the base 42 of an NPN transistor 44. The emitter 46 of the NPN transistor 44 is connected to ground 36. The collector 48 of the NPN transistor 44 is connected to the base 50 of an PNP transistor 52. The emitter 54 of the PNP transistor 52 is connected to the base 56 of the PNP output transistor 22. The collector 58 of the PNP transistor 52 is connected to ground 36. The ground pin of the op amp 18 is also connected to ground 36.
The output transistor 22 is a large power PNP output structure having a conventional design. Current passed through the output transistor 22 is conducted through first and second resistor 30 and 34 which act as a voltage divider. The voltage across the second resistor 34 is compared with the voltage reference 16 using the op amp 18 as an comparator. The reference voltage may be supplied by a zener reference, band-gap transistor, or other means as known to those skilled in the art. The op amp 18 produces a signal which drives the NPN transistor 44. Hence, if the regulated output 28 dips below the desired value as indicated by comparison of the voltage reference 16 with the voltage across the second resistor 34, then the NPN transistor 44 will be driven harder.
As the op amp 18 supplies the base 42 of the NPN transistor 44 with more current, causing an increase in the current conducted from collector 48 to emitter 46. Since the collector 48 is connected to the base 50 of the PNP transistor 52, the additional current passed through the transistor 44 causes a proportional increase of the current passed through the PNP transistor 52 from emitter 54 to collector 58.
The PNP transistor 52 and output transistor 22 form a PNP Darlington pair. The base 56 of the output transistor 22 is connected to the emitter 54 of the PNP transistor 52; thus, the increase in current through the PNP transistor 52 causes greater current to be drawn from the base 56, driving the PNP output transistor 22 harder, thereby increasing current therethrough. The increased current is conducted through the resistors 30 and 34, increasing the output voltage. The increased voltage is fed back through the differential amplifier, further regulating the output 28.
As can be seen in FIG. 1, the current drawn from the base 56 of the output transistor 22 is conducted through the PNP transistor 52 to ground 36. This conduction of input power to ground is an inefficient use of power, and creates excessive heat which is detrimental to the regulator chip and the board.
Much of the problem is attributable to the relatively poor performance of the PNP transistors 22 and 52. A PNP transistor has a beta of approximately one-fifth of an NPN transistor, resulting in low efficiency. The PNP transistor is used, however, because only one volt is needed to drive the PNP transistor to conduct current through the output resistors 30 and 34. Whereas an NPN Darlington pair could be used in place of the PNP Darlington pair, such a structure would require two and one-half volts overhead in order to regulate the output.
The high efficiency dropout regulator 60 of the present invention is illustrated in FIG. 2. The high efficiency dropout regulator 60 has a structure similar to the low voltage dropout regulator 10 previously discussed in connection with FIG. 1, with the addition of a NPN/PNP transistor pair. In the high efficiency dropout regulator 60, the collector 48 of the NPN transistor 44 is connected to the base 62 of a PNP transistor 64 in addition to the base 50 of the PNP transistor 52. The emitter 66 of the PNP transistor 64 is also connected to the base 56 of the output transistor 22. The collector 68 of the PNP transistor 64 is connected to the base 70 of an NPN transistor 72. The collector 74 of the NPN transistor 72 is connected to the base 56 of the output transistor 22 and the emitter 76 of the NPN transistor 72 is connected to the collector 24 of the output transistor 22, the output node 26 and the first resistor 30.
The high efficiency dropout regulator 60 operates in two separate modes. The first mode of operation occurs when the voltage difference between the input voltage 12 and the regulator output voltage 28 is between 0.6 volts and 1.8 volts. With less than 1.8 volts overhead, the voltage across the output transistor 22 will be insufficient to bias the NPN transistor 72 from emitter-to-base (approximately 0.7 volts needed), the PNP transistor 64 from collector-to-emitter (approximately 0.4 volts needed in saturation), and the output transistor 22 from base-to-emitter (approximately 0.6 volts needed). Consequently, the NPN transistor 72 and the PNP transistor 64 will be rendered nonconductive. Therefore, the circuit will operate in the manner described in connection with FIG. 1, with the NPN transistor 44 driving the PNP transistor 52, which draws current from the base of the output transistor 22.
With a voltage overhead of greater than 1.8 volts, the high efficiency dropout regulator 60 operates in a second mode of operation. The voltage across the output transistor 22 is sufficient to bias the NPN transistor 72, the PNP transistor 64, and the output transistor 22. Hence, NPN transistor 44 will conduct current in response to an output from the op amp 18, rendering PNP transistor 64 conductive. The current conducted through PNP transistor 64 drives the NPN transistor 72, having a beta of approximately 100. Therefore, the NPN transistor 72 will conduct 100 times the current that the PNP transistor 64 conducts
In an important advantage of the invention, the current drawn from the base 56 of the PNP output transistor 22 is conducted back to the output, thus conserving power. Furthermore, the heat generated by the large current to ground is substantially reduced. Since the high efficiency regulator 60 is working at highest efficiency during a high input voltage, when the highest regulator power dissipation occurs in previously developed dropout regulators, up to 25% of the power presently dissipated in the regulator may be conserved.
As the voltage difference between the input voltage 12 and the regulated output voltage 28 diminishes, the base of the PNP transistor 64 must be driven with more current, thereby increasing its emitter-to-base voltage. The increased emitter-to-base voltage of the PNP transistor 64 progressively pushes the emitter-base voltage of the PNP transistor 52 towards the active region of its operation. As the input voltage decreases below the ability of the PNP transistor 64 to approach saturation, the base-emitter junction of the NPN transistor 72 becomes reverse biased and turns off. At this time, the PNP transistor 52 is completely controlling the base bias of the output transistor 22. This provides for a smooth transition between operating modes of the high efficiency dropout regulator 60.
The sizes of the transistors used in the high efficiency dropout regulator 60 will depend upon the current density required, as would be known to one skilled in the art. By increasing the size of the high efficiency mode transistors 64 and 72, the necessary overhead may be reduced.
Although a preferred embodiment of the present invention has been described in detail, it should be understood that the various changes, substitutions and alterations can be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Patent | Priority | Assignee | Title |
4906913, | Mar 15 1989 | National Semiconductor Corporation | Low dropout voltage regulator with quiescent current reduction |
4908566, | Feb 22 1989 | Intersil Corporation | Voltage regulator having staggered pole-zero compensation network |
4926109, | Jun 21 1989 | National Semiconductor Corporation | Low dropout voltage regulator with low common current |
5010292, | Dec 12 1989 | North American Philips Corporation | Voltage regulator with reduced semiconductor power dissipation |
5036269, | Dec 28 1988 | SGS-THOMSON Microelectronics srl | Voltage stabilizer with a very low voltage drop designed to withstand high voltage transients |
5173848, | Sep 06 1991 | Square D Company | Motor controller with bi-modal turnoff circuits |
5175487, | Apr 22 1988 | Fanuc Limited | Output circuit |
5274323, | Oct 31 1991 | Analog Devices International Unlimited Company | Control circuit for low dropout regulator |
5334928, | Oct 31 1991 | Analog Devices International Unlimited Company | Frequency compensation circuit for low dropout regulators |
5471130, | Nov 12 1993 | Microsemi Corporation | Power supply controller having low startup current |
5485109, | Oct 31 1991 | Analog Devices International Unlimited Company | Error signal generation circuit for low dropout regulators |
5670866, | Nov 28 1994 | Sharp Kabushiki Kaisha | Chopper-type regulator circuit and chopper-type regulator IC |
5781002, | Feb 23 1996 | Analog Devices International Unlimited Company | Anti-latch circuit for low dropout dual supply voltage regulator |
5838147, | Nov 28 1994 | Sharp Kabushiki Kaisha | IC wherein a chopper-type buck regulator PNP switch supplies base current to the load |
5909109, | Dec 15 1997 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Voltage regulator predriver circuit |
5923129, | Mar 14 1997 | Microsemi Corporation | Apparatus and method for starting a fluorescent lamp |
5930121, | Mar 14 1997 | Microsemi Corporation | Direct drive backlight system |
6031363, | Aug 30 1995 | STMicroelectronics, Inc | Voltage regulator circuit |
6091235, | Feb 23 1996 | Analog Devices International Unlimited Company | Power-on circuit for low dropout dual supply voltage regulator |
6150801, | Jun 18 1997 | Infineon Technologies AG | Regulator apparatus |
6198234, | Jun 09 1999 | POLARIS POWERLED TECHNOLOGIES, LLC | Dimmable backlight system |
6198266, | Oct 13 1999 | National Semiconductor Corporation | Low dropout voltage reference |
6201379, | Oct 13 1999 | National Semiconductor Corporation | CMOS voltage reference with a nulling amplifier |
6218822, | Oct 13 1999 | National Semiconductor Corporation | CMOS voltage reference with post-assembly curvature trim |
6246597, | Dec 17 1998 | STMICROELECTRONICS S A | A.C./D.C. converter having a linearly controllable one-way switch, and using no high voltage passive components |
6329804, | Oct 13 1999 | National Semiconductor Corporation | Slope and level trim DAC for voltage reference |
6515462, | Feb 10 2000 | ROHM CO , LTD | Power supply device |
6667604, | Jul 27 2001 | Denso Corporation | Power supply circuit with continued power generation after switch turn-off |
7391172, | Sep 23 2003 | POLARIS POWERLED TECHNOLOGIES, LLC | Optical and temperature feedbacks to control display brightness |
7391201, | Oct 23 2006 | Dialog Semiconductor GmbH | Regulated analog switch |
7411360, | Dec 13 2002 | Microsemi Corporation | Apparatus and method for striking a fluorescent lamp |
7414371, | Nov 21 2005 | Microsemi Corporation | Voltage regulation loop with variable gain control for inverter circuit |
7468722, | Feb 09 2004 | POLARIS POWERLED TECHNOLOGIES, LLC | Method and apparatus to control display brightness with ambient light correction |
7525255, | Sep 09 2003 | Microsemi Corporation | Split phase inverters for CCFL backlight system |
7569998, | Jul 06 2006 | Microsemi Corporation | Striking and open lamp regulation for CCFL controller |
7646152, | Apr 01 2004 | Microsemi Corporation | Full-bridge and half-bridge compatible driver timing schedule for direct drive backlight system |
7755595, | Jun 07 2004 | POLARIS POWERLED TECHNOLOGIES, LLC | Dual-slope brightness control for transflective displays |
7952298, | Sep 09 2003 | Microsemi Corporation | Split phase inverters for CCFL backlight system |
7965046, | Apr 01 2004 | Microsemi Corporation | Full-bridge and half-bridge compatible driver timing schedule for direct drive backlight system |
8093839, | Nov 20 2008 | Microsemi Corporation | Method and apparatus for driving CCFL at low burst duty cycle rates |
8223117, | Feb 09 2004 | POLARIS POWERLED TECHNOLOGIES, LLC | Method and apparatus to control display brightness with ambient light correction |
8358082, | Jul 06 2006 | Microsemi Corporation | Striking and open lamp regulation for CCFL controller |
Patent | Priority | Assignee | Title |
4543522, | Nov 30 1982 | Thomson-CSF | Regulator with a low drop-out voltage |
4613809, | Jul 02 1985 | National Semiconductor Corporation | Quiescent current reduction in low dropout voltage regulators |
GB1434170, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 01 1987 | Texas Instruments Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 18 1992 | ASPN: Payor Number Assigned. |
Mar 23 1992 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 01 1996 | M184: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 30 2000 | M185: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 20 1991 | 4 years fee payment window open |
Jun 20 1992 | 6 months grace period start (w surcharge) |
Dec 20 1992 | patent expiry (for year 4) |
Dec 20 1994 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 20 1995 | 8 years fee payment window open |
Jun 20 1996 | 6 months grace period start (w surcharge) |
Dec 20 1996 | patent expiry (for year 8) |
Dec 20 1998 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 20 1999 | 12 years fee payment window open |
Jun 20 2000 | 6 months grace period start (w surcharge) |
Dec 20 2000 | patent expiry (for year 12) |
Dec 20 2002 | 2 years to revive unintentionally abandoned end. (for year 12) |