Two types of semiconductor packages (6a, 6b), being different in direction of bending of external lead terminals (3) from each other, are prepared to be mounted on a single surface or both surfaces of a package substrate. In case of single-surface mounting, the external lead terminals (3) of the same pin numbers can be electrically connected with each other by drawing around wires (9). In case of double-surface mounting, the external lead terminals (3) of the same pin numbers can be electrically connected with each other by through holes.

Patent
   4994896
Priority
May 27 1987
Filed
May 17 1988
Issued
Feb 19 1991
Expiry
May 17 2008
Assg.orig
Entity
Large
17
7
all paid
1. A semiconductor device comprising
a first semiconductor package having external lead terminals arranged according to a predetermined configuration and upwardly bent with respect to a package surface thereof;
a second semiconductor package having external lead terminals arranged according to the same predetermined configuration as said first semiconductor package and downwardly bent with respect to a package surface thereof;
a package substrate having said first semiconductor package thereof mounted on one surface whereby the upward surface of said first package faces a first surface of said package substrate and having mounted on the first surface of said package substrate said second semiconductor package such that the downward surface of said second package faces said first surface of said package substrate; and
connecting means for electrically connecting said external lead terminals of said first semiconductor package with corresponding ones of said external lead terminals of said second semiconductor package.
4. A semiconductor device comprising:
a first semiconductor package having external lead terminals arranged in a predetermined configuration and upwardly bent with respect to a first package surface thereof;
a second semiconductor package having external lead terminals arranged in the same predetermined configuration as said first semiconductor package and downwardly bent with respect to a first package surface thereof;
a package substrate having mounted on a first surface said first semiconductor package such that said first package surface of said first semiconductor package is facing said first surface of said substrate and said second semiconductor package mounted on a second surface of said package substrate such that said first package surface of said second semiconductor package faces said second surface of said package substrate; and
connecting means for electrically connecting said external lead terminals of said first semiconductor package with corresponding ones of said external lead terminals of said second semiconductor package.
2. A semiconductor device in accordance with claim 1, wherein
said first and second semiconductor packages are mounted substantially in a parallel manner to each other.
3. A semiconductor device in accordance with claim 1, wherein
said connecting means is formed by wires provided on said one surface of said package substrate.
5. A semiconductor device in accordance with claim 4, wherein
said connecting means is formed by filling up conductive materials into through holes which is provided in said package substrate to pass through regions held by said external lead terminals of said first semiconductor package and said corresponding ones of said external lead terminals of said second semiconductor package.

1. Field of the Invention

The present invention relates to a semiconductor device which is formed by mounting semiconductor packages having integrated circuits on a package substrate.

2. DESCRIPTION OF THE PRIOR ART

FIG. 1A is a plan view showing a small outline package having external lead terminals downwardly bent with respect to a package surface thereof (hereinafter referred to as an A-type package) and FIG. 1B is a side elevational view of the A-type package, while FIG. 1C is a front elevational view of the A-type package and FIG. 1D is a sectional view thereof. As shown in FIG. 1D, a semiconductor chip 2 is placed on a die pad 1. A bonding pad (not shown) provided on the semiconductor chip 2 is electrically connected with external lead terminals 3 by bonding wires 4. The die pad 1, the semiconductor chip 2, parts of the external lead terminals 3 and the bonding wires 4 are packaged by mold resin 5, to form a small outline package 6a whose appearance is as shown in FIGS. 1A to 1C. This package 6a is characterized in that the external lead terminals 3 are downwardly bent at an angle of about 90° with respect to a package surface thereof as shown in FIGS. 1B to 1D, while forward end portions of the external lead terminals 3 are further bent at an angle of about 90° to outwardly extend from the package 6a.

Such forward end portions of the external lead terminals 3 serve as soldering portions 7 to be soldered to a package substrate as hereinafter described. Referring to FIG. 1A, the lower leftmost external lead terminal 3 is referred to as a pin p1 and the lower rightmost external lead terminal 3 is referred to as a pin p14, while the upper rightmost external lead terminal 3 is referred to as a pin p15 and the upper leftmost external lead terminal 3 is referred to as a pin p28, for convenience of the following description.

FIG. 2 illustrates a semiconductor device having a package substrate 8 which is provided on both surfaces with a pair of A-type packages 6a as shown in FIGS. 1A to 1D. One of the A-type packages 6a is mounted on a first surface of the package substrate 8. The other A-type package 6a is mounted on a second surface of the package substrate 8 in correspondence to the package 6a mounted on the first surface.

FIG. 3 illustrates a semiconductor device having a package substrate 8 which is provided on its one surface with a plurality of A-type packages 6a as shown in FIGS. 1A to 1D. As shown in FIG. 3, such A-type packages 6a are mounted to be substantially parallel to each other.

FIG. 4 is a partially fragmented sectional view for illustrating a method of mounting such a package on the package substrate 8. First, solder 10 is previously applied to a mounting pad 9 of each electrode portion formed on the surface of the package substrate 8, as shown in FIG. 4. Then a package 6a is so mounted on the package substrate 8 as to bring a soldering portion 7 into prescribed positional relation to the mounting pad 9. Thereafter the soldering portion 7 is soldered to the mounting pad 9 to be electrically and mechanically connected to the same by the solder 10, thereby to complete mounting.

Consider such case where a pair of packages 6a are mounted on both surfaces of the package substrate 8 as shown in FIG. 2, so that external lead terminals 3 of the packages 6a having the same pin numbers are connected with each other. In this case, it is impossible to connect the external lead terminals 3 having the same pin numbers by merely connecting the external lead terminals 3 of the pair of packages 6a through holes provided on the package substrate 8. This is because the external lead terminals 3 having the same pin numbers are not rendered opposite to each other in the structure as shown in FIG. 2. For example, the pin p1 within the external lead terminals 3 of the package 6a mounted on the first surface of the package substrate 8 is rendered opposite to the pin p14 or p28 within the external lead terminals 3 of the package 6a provided on the second surface of the package substrate 8.

Further, consider such case where the three or more pairs of external lead terminals 3 having the same pin numbers are connected with each other within those of a pair of packages 6a provided on one surface of the package substrate 8. In this case, it is impossible to connect the external lead terminals 3 of the packages 6a having the same pin umbers with each other by simply drawing around wires 12 on the surface carrying the packages 6a. This is because the wires 12 inevitably intersect with each other in any position to cause a short. When pins p1, p14, p15 and p28 of the two packages 6a are connected with each other as shown in FIG. 3, for example, the wires 12 inevitably intersect with each other in two positions. Therefore, jumper wires and through holes 13 as shown in FIG. 3 must be provided in such positions, in order to prevent shorting by avoiding such intersection of the wires 12.

A first invention comprises a first semiconductor package having external lead terminals upwardly bent with respect to a package surface thereof; a second semiconductor package having external lead terminals downwardly bent with respect to a package surface thereof; a package substrate mounted on one surface with the first and second semiconductor packages through the external lead terminals respectively; and connecting means for electrically connecting the external lead terminals of the first semiconductor package with corresponding ones of the external lead terminals of the second semiconductor package.

A second invention comprises a first semiconductor package having external lead terminals upwardly bent with respect to a package surface thereof; a second semiconductor package having external lead terminals downwardly bent with respect to a package surface thereof, a package substrate mounted on a first surface with the first semiconductor package through the external lead terminals thereof as well as mounted on a second surface with the second semiconductor package through the external lead terminals thereof in correspondence to the first semiconductor package; and connecting means for electrically connecting the external lead terminals of the first semiconductor package with corresponding ones of the external lead terminals of the second semiconductor package.

Accordingly, a principal object of the present invention is to provide a semiconductor device which can electrically connect external lead terminals of the same pin numbers by simply drawing around wires in single-surface mounting of semiconductor packages.

Another object of the present invention is to provide a semiconductor device which can electrically connect external lead terminals of the same pin numbers only by through holes in double-surface mounting of semiconductor packages.

These and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.

FIG. 1A is a plan view showing an A-type package;

FIG. 1B is a side elevational view showing the A-type package;

FIG. 1C is a front elevational view showing the A-type package;

FIG. 1D is a sectional view showing the A-type package;

FIG. 2 illustrates a conventional semiconductor device having a package substrate which is mounted on both surfaces with a pair of A-type packages as shown in FIG. 1;

FIG. 3 illustrates a conventional semiconductor device having a package substrate which is mounted on its one surface with a pair of A-type packages as shown in FIG. 1;

FIG. 4 is a partially fragmented sectional view for illustrating a method of mounting a package on a package substrate;

FIG. 5A is a plan view showing a package having upwardly bent external lead terminals (hereinafter referred to as a B-type package);

FIG. 5B is a side elevational view showing the B-type package;

FIG. 5C is a front elevational view showing the B-type package;

FIG. 5D is a sectional view showing the B-type package;

FIG. 6 illustrates a semiconductor device according to an embodiment of a first invention; and

FIG. 7 illustrates a semiconductor device according to an embodiment of a second invention.

FIG. 5A is a plan view showing a B-type small outline package and FIG. 5B is a side elevational view thereof, while FIG. 5C is a front elevational view thereof and FIG. 5D is a sectional view thereof. The B-type package is different from the aforementioned A-type package in that external lead terminals 3 are upwardly bent at an angle of about 90° with respect to a package surface thereof as shown in FIG. 5D, dissimilarly to those of the A-type package as shown in FIG. 1D. The B-type package is absolutely identical in other structure to the A-type package.

FIG. 6 illustrates a semiconductor device according to an embodiment of a first invention. Referring to FIG. 6, numerals identical to those of FIG. 2 indicate the same components. An A-type package 6a as shown in FIGS. 1A to 1D is mounted on a first surface of a package substrate 8. A B-type package 6b as shown in FIGS. 5A to 5D is mounted on a second surface of the package substrate 8 in correspondence to the A-type package 6a mounted on the first surface of a package substrate 8.

FIG. 7 illustrates a semiconductor device having a package substrate 8 which is mounted on its one surface with an A-type package 6a as shown in FIGS. 1A to 1D and a B-type package 6b as shown in FIGS. 5A to 5D. As shown in FIG. 7, the A-type package 6a and the B-type package 6b are mounted on one surface of the package substrate 8 substantially in parallel to each other.

The packages are mounted on the package substrate 8 in a similar manner to the conventional one, and hence redundant description is omitted.

Consider such case where, within external lead terminals 3 of the packages 6a and 6b mounted on the package substrate 8, those having the same pin numbers are connected to each other.

In the case of double-surface mounting as shown in FIG. 6, the external lead terminals 3 of the packages 6a and 6b having the same pin numbers are opposite to each other. For example, a pin p1 of the package 6a mounted on the first surface of the package substrate 8 corresponds to an external lead terminal 3, indicated as a pin p1, of the package 6b mounted on the second surface of the package substrate 8. Thus, the external lead terminals 3 having the same pin numbers can be electrically connected with each other by simply forming through holes 11 in positions of the package substrate 8 corresponding to the external lead terminals 3 to be connected and filling up the through holes 11 by conductive materials.

In the case of single-surface mounting as shown in FIG. 7, external lead terminals 3 of the package 6a are located in positions linearly symmetrical to external lead terminals 3 of the package 6b having the same pin numbers. Thus, the external lead terminals 3 of the same pin numbers in the packages 6a and 6b can be electrically connected with each other simply by drawing around wires 12, with no intersection of the wires 12 or no provision of through holes or jumper wires.

While small outline packages 6a and 6b are described above, the present invention can also be applied to a plastic leaded chip carrier or a small outline package with J lead. In other words, the present invention is applicable to all types of surface-mounting type packages.

Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.

Uemura, Shunichi, Murasawa, Yashuhiro

Patent Priority Assignee Title
5227664, Feb 26 1988 Hitachi, Ltd.; Hitachi Tobu Semiconductor Semiconductor device having particular mounting arrangement
5303120, Oct 15 1991 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing inversion type IC's and IC module using same
5309020, Oct 30 1990 Mitsubishi Denki Kabushiki Kaisha Packaged semiconductor device assembly including two interconnected packaged semiconductor devices mounted on a common substrate
5313416, Jul 03 1991 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory control device and method of mounting same in high density
5349233, Apr 20 1992 Kabushiki Kaisha Toshiba Lead frame and semiconductor module using the same having first and second islands and three distinct pluralities of leads and semiconductor module using the lead frame
5396102, Feb 26 1988 Hitachi, Ltd.; Hitachi Tobu Semiconductor, Ltd. Semiconductor device
5408129, Apr 18 1990 Rambus, Inc. Integrated circuit I/O using a high performance bus interface
5420756, Jun 19 1992 Kabushiki Kaisha Toshiba Memory card including stacked semiconductor memory elements located on a printed circuit board having a straight wiring pattern
5502621, Mar 31 1994 HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Mirrored pin assignment for two sided multi-chip layout
5671125, May 12 1994 Texas Instruments Incorporated Vertical package mounted on both sides of a printed circuit board
5805520, Apr 25 1997 Hewlett Packard Enterprise Development LP Integrated circuit address reconfigurability
5973951, May 19 1992 Sun Microsystems, Inc. Single in-line memory module
7289332, Jun 16 2004 Liberty University Mirror image electrical packages and system for using same
8228679, Apr 02 2008 MUFG UNION BANK, N A Connections for electronic devices on double-sided circuit board
8569913, May 16 2011 Unigen Corporation Switchable capacitor arrays for preventing power interruptions and extending backup power life
9601417, Jul 20 2011 Unigen Corporation ā€œLā€ shaped lead integrated circuit package
RE36077, Oct 15 1991 Renesas Electronics Corporation Method of manufacturing inversion type IC's and IC module using same
Patent Priority Assignee Title
4482781, May 17 1982 National Semiconductor Corporation Stabilization of semiconductor device package leads
4651192, Dec 04 1981 Hitachi, Ltd. Ceramic packaged semiconductor device
4682207, Mar 17 1982 Fujitsu Limited Semiconductor device including leadless packages and a base plate for mounting the leadless packages
4771366, Jul 06 1987 International Business Machines Corporation Ceramic card assembly having enhanced power distribution and cooling
JP140468,
JP58159360,
JP60220955,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Apr 27 1988UEMURA, SHUNICHIMitsubishi Denki Kabushiki KaishaASSIGNMENT OF ASSIGNORS INTEREST 0054830893 pdf
Apr 27 1988MURASAWA, YASUHIROMitsubishi Denki Kabushiki KaishaASSIGNMENT OF ASSIGNORS INTEREST 0054830893 pdf
May 17 1988Mitsubishi Denki Kabushiki Kaisha(assignment on the face of the patent)
Date Maintenance Fee Events
Jun 09 1992ASPN: Payor Number Assigned.
Aug 01 1994M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Aug 10 1998M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Jul 25 2002M185: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Feb 19 19944 years fee payment window open
Aug 19 19946 months grace period start (w surcharge)
Feb 19 1995patent expiry (for year 4)
Feb 19 19972 years to revive unintentionally abandoned end. (for year 4)
Feb 19 19988 years fee payment window open
Aug 19 19986 months grace period start (w surcharge)
Feb 19 1999patent expiry (for year 8)
Feb 19 20012 years to revive unintentionally abandoned end. (for year 8)
Feb 19 200212 years fee payment window open
Aug 19 20026 months grace period start (w surcharge)
Feb 19 2003patent expiry (for year 12)
Feb 19 20052 years to revive unintentionally abandoned end. (for year 12)