An input buffer includes an input circuit (80), a pair of complimentary outputs (52,54) and a differential ampliifer (12). The input buffer includes a pull-down diode (90) arranged in parallel with pull-up diodes (84, 86, and 88), coupled between the buffer input (82) and the differential amplifier input (32). Pull-up is achieved through the low impedance path of the pull-up diodes, eliminating a need for a high value resistor. Pull-down is achieved through the pull-down diode in series with a resistor (92). This arrangement provides high speed of operation, while reducing current consumption.

Patent
   5039881
Priority
Jun 23 1989
Filed
Jun 23 1989
Issued
Aug 13 1991
Expiry
Jun 23 2009
Assg.orig
Entity
Large
4
14
all paid
1. An input buffer comprising:
a buffer input,
a pair of complementary outputs,
a differential amplifier having an input and providing said complementary outputs,
first diode means coupled between the buffer input and the differential amplifier input for providing a logic high input signal to the differential amplifier when the buffer input is logic high and,
second diode means coupled between the buffer input and the differential amplifier input for providing a logic low input signal to the differential amplifier without consuming current in the first diode means when the buffer input is logic low, and
a current source coupled between the differential amplifier input and ground.
2. An input buffer according to claim 1, wherein:
said first diode means includes at least one diode having its anode operatively coupled to the buffer input and its cathode operatively coupled to the differential amplifier input.
3. An input buffer according to claim 1, wherein:
said first diode means includes a plurality of diodes serially coupled anode to cathode.
4. An input buffer according to claim 1, wherein:
said second diode means includes a diode having its cathode operatively coupled to the buffer input and its anode operatively coupled to the differential amplifier input.
5. An input buffer according to claim 4, wherein:
a resistor is coupled between said buffer input and said cathode of the second diode means.
6. An input buffer according to claim 1, wherein
said current source and said second diode means both conduct current from said differential amplifier input when the buffer input is logic low.
7. An input buffer according to claim 1, wherein:
a clamping means is operatively coupled to the differential amplifier input for limiting the voltage excursion of the differential amplifier.
8. The input buffer according to claim 7 wherein said clamping means comprises a transistor having its emitter operatively coupled to the differential amplifier input, its collector operatively coupled to a supply, and its base operatively coupled to a bias voltage.

This invention relates generally to input buffers, and more specifically, to those input buffers that require high speed operation, while consuming very low power.

Input buffers that convert a conventional 5 volt swing to differential Diode Load Emitter Coupled Logic (ECL) levels are known. One known input buffer is illustrated in FIG. 1. The input buffer includes an input circuit 10, a differential amplifier 12, and a bias circuit 14. The input circuit includes a plurality of series coupled diodes 70, 72, and 74, which, when implemented on an integrated circuit (IC), are formed by bipolar transistors having their collector and base terminals coupled together. The first transistor (diode) 70 has its collector and base coupled to a VCC bias source, and its emitter coupled to the collector and base of transistor (diode) 72, which is similarly coupled to transistor 74. A resistor 76, which is typically a high valued resistor having a large area on the integrated circuit, is coupled between the emitter of transistor (diode) 74 and the base and collector of a transistor 78, which is also connected as a diode. The logic input to the buffer is applied at an input 30 and coupled to the emitter of transistor (diode) 78. An input 32, of the differential amplifier 12, is also coupled to the junction of resistor 76 and diode 78. It will be understood that when the input signal at the buffer input 30 is high, a high input is applied at the differential amplifier's input 32, and when the input signal at input 30 is low, a low input is applied to input 32. During the time that the input 30 is low, current will flow through the diodes 70, 72, and 74, resistor 76, and diode 78. The circuit, therefore, continually draws current while at a low input state. This, of course, is wasteful use of power.

The differential amplifier input 32 is applied to the base of a first differential transistor 34. Its emitter is coupled to an emitter of a second differential transistor 36, both of which are coupled to the collector of a transistor 38, which serves as a current source with its emitter coupled to ground. A plurality of transistors 40, 42, and 44 are coupled as series coupled diodes between the VCC supply and the collector of transistor 34, while a similar series of transistors 46, 48 and 50, also coupled as diodes, are coupled between the VCC supply and the collector of a transistor 36. An output 52 of the buffer, is provided by a connection to the collector of the transistor 36, while an inverted output 54 is provided by a connection to the collector of the transistor 34. The bias circuit 14 includes a resistor 56 coupled between VCC and the base of a transistor 36. Two transistors 58 and 60 are series coupled as diodes between the junction of resistor 56 and transistor 36, and ground. The junction of diodes, 58 and 60 is coupled to the base of transistor 38 to control the current through the transistor 38.

In operation, when a low signal is applied to the input 30, the base of transistor 34 is pulled low and the transistor 34 is turned off, which produces a high output at the inverter output 54. Conversely, when the transistor 36 is turned on, a low output is provided at the buffer output 52. When a high input signal is applied to the input 30, the transistor 34 is turned on causing transistor 36 to switch off, which provides a high output signal at buffer output 52, and low output signal at inverter buffer output 54.

Accordingly, since the input buffer wastes power when receiving a logic low, a need exists for an input buffer that minimizes this waste in power, while maintaining a high speed of operation.

Accordingly, it is an object of the present invention to provide an input buffer that overcomes the detriments of the prior art.

Briefly, according to the invention, an input buffer, comprises a buffer input circuit, and a differential amplifier having the complimentary outputs. The buffer input circuit has two diode paths (loads) coupled between an input port and the differential amplifier. One path (load) provides a logic high signal to the differential amplifier from the input port. Conversely, the other diode path (load) provides a logic low signal to the differential amplifier. Little power is wasted in the paths between the input port and the differential amplifier, thus reducing the power requirement of the input buffer.

FIG. 1 is a schematic diagram of a conventional input buffer.

FIG. 2 is a schematic diagram of an input buffer in accordance with the present invention.

Referring to FIG. 2, an input buffer in accordance with the present invention is illustrated. The input buffer includes an input circuit 80 that is coupled to a differential amplifier (which is preferably of the same type as illustrated in FIG. 1). The bias circuit 14, (not illustrated in FIG. 2) is also preferably utilized to provide bias voltages to the transistors 36 and 38.

The input circuit 80 includes a buffer input 82 that is coupled to a series of transistors 84, 86, and 88 coupled as diodes. Diode 84 has its anode coupled to input 82, and the diode 88 has its cathode coupled to the input 32 of the differential amplifier 12. A transistor 90, also coupled as a diode, has its collector and base coupled to the input 32 of the differential amplifier 12, and its emitter is coupled via a resistor 92 to the buffer input 82.

In operation, when a logic high input signal is applied at input 82, a logic high signal is applied via diodes, 84, 86, and 88 to the input 32 of the differential amplifier 12. When the input signal at input 82 is a logic low, a low signal is coupled via resistor 92 and diode 90 to the logic input 32. The input circuit 80 thereby actuates the differential amplifier 12 to provide the desired ECL level signals 52 and inverted output 54.

A current source comprising transistor 96 is coupled to input 32 of differential amplifier 12. A transistor 96 has its base biased by the same bias signal applied to the transistor 38. This current source improves the operating speed of input buffer 80 by providing a pull-down on the base of the transistor 34. A transistor 94 has its emitter coupled to the input 32, its collector coupled to the VCC supply, and its base coupled to the same bias voltage as the base of transistor 36. This transistor provides a clamping means for limiting the voltage excursion of the differential amplifier. This is accomplished by preventing saturation of transistor 96 when the input signal at input 82 is low.

It will be appreciated that unlike the prior art input buffer of FIG. 1, when the input signal at input 82 is a logic low, there is no current being drawn through the input circuit 80 as occurs in the input buffer of FIG. 1. Thus, high speed operation is maintained, while eliminating wasted energy.

Hallmark, Jerald A., Ooms, William J.

Patent Priority Assignee Title
5140196, Apr 15 1991 MOTOROLA SOLUTIONS, INC Variable level translator
5760615, Jul 29 1994 SGS-Thomson Microelectronics, Inc. Zero current enable circuit
5834974, Dec 29 1995 Hyundai Electronics Industries Co., Ltd. Differential amplifier with reduced current consumption
8736313, Apr 06 2010 SK Hynix Inc. Input buffer capable of expanding an input level
Patent Priority Assignee Title
3353106,
4297593, Mar 10 1980 Motorola, Inc. Glitch eliminator circuit for TTL transparent latch
4453095, Jul 16 1982 Semiconductor Components Industries, LLC ECL MOS Buffer circuits
4518876, Mar 30 1983 Advanced Micro Devices, Inc. TTL-ECL Input translation with AND/NAND function
4533842, Dec 01 1983 Advanced Micro Devices, Inc.; ADVANCED MICRO DEVICES, INC , A DE CORP Temperature compensated TTL to ECL translator
4647799, Jun 29 1984 ADVANCED MICRO DEVICES, INC , A CORP OF DE Full and fractional swing with adjustable high level ECL gate using a single current source
4654549, Jun 04 1985 Fairchild Semiconductor Corporation Transistor-transistor logic to emitter coupled logic translator
4678944, May 13 1985 Advanced Micro Devices, Inc. Circuit for improving performance of an ECL-to-TTL translator
4698527, Oct 31 1985 NEC Corporation TTL-ECL level converter operable with small time delay by controlling saturation
4727271, May 30 1985 International Business Machines Corporation Apparatus for increasing the input noise margin of a gate
4749951, Jun 13 1984 Mitsubishi Denki Kabushiki Kaisha Low-pass filter circuit with variable time constant
4890065, Mar 26 1987 HOWE TECHNOLOGIES CORPORATION, A COLORADO CORP Relative time delay correction system utilizing window of zero correction
EP266218,
GB1403622,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 19 1989OOMS, WILLIAM J Motorola, IncASSIGNMENT OF ASSIGNORS INTEREST 0050950910 pdf
Jun 19 1989HALLMARK, JERALD A Motorola, IncASSIGNMENT OF ASSIGNORS INTEREST 0050950910 pdf
Jun 23 1989Motorola, Inc.(assignment on the face of the patent)
Date Maintenance Fee Events
Sep 14 1994M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Dec 14 1998M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Dec 30 2002M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Aug 13 19944 years fee payment window open
Feb 13 19956 months grace period start (w surcharge)
Aug 13 1995patent expiry (for year 4)
Aug 13 19972 years to revive unintentionally abandoned end. (for year 4)
Aug 13 19988 years fee payment window open
Feb 13 19996 months grace period start (w surcharge)
Aug 13 1999patent expiry (for year 8)
Aug 13 20012 years to revive unintentionally abandoned end. (for year 8)
Aug 13 200212 years fee payment window open
Feb 13 20036 months grace period start (w surcharge)
Aug 13 2003patent expiry (for year 12)
Aug 13 20052 years to revive unintentionally abandoned end. (for year 12)